]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/PLU405.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / PLU405.h
CommitLineData
13fdf8a6
SR
1/*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
3765b3e7 5 * SPDX-License-Identifier: GPL-2.0+
13fdf8a6
SR
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_405EP 1 /* This is a PPC405 CPU */
c837dcb1 21#define CONFIG_PLU405 1 /* ...on a PLU405 board */
13fdf8a6 22
2ae18241
WD
23#define CONFIG_SYS_TEXT_BASE 0xFFF80000
24
c837dcb1 25#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
13fdf8a6 26
a20b27a3 27#define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
13fdf8a6
SR
28
29#define CONFIG_BAUDRATE 9600
13fdf8a6
SR
30
31#undef CONFIG_BOOTARGS
a20b27a3
SR
32#undef CONFIG_BOOTCOMMAND
33
34#define CONFIG_PREBOOT /* enable preboot variable */
35
6d0f6bcf 36#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
13fdf8a6 37
f9fc6a58 38#undef CONFIG_HAS_ETH1
a20b27a3 39
96e21f86 40#define CONFIG_PPC4xx_EMAC
13fdf8a6 41#define CONFIG_MII 1 /* MII PHY management */
c837dcb1 42#define CONFIG_PHY_ADDR 0 /* PHY address */
a20b27a3 43#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
9ec367aa 44#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
a20b27a3
SR
45
46#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
13fdf8a6 47
a1aa0bb5
JL
48/*
49 * BOOTP options
50 */
51#define CONFIG_BOOTP_BOOTFILESIZE
52#define CONFIG_BOOTP_BOOTPATH
53#define CONFIG_BOOTP_GATEWAY
54#define CONFIG_BOOTP_HOSTNAME
55
acf02697
JL
56/*
57 * Command line configuration.
58 */
acf02697
JL
59#define CONFIG_CMD_PCI
60#define CONFIG_CMD_IRQ
61#define CONFIG_CMD_IDE
acf02697
JL
62#define CONFIG_CMD_NAND
63#define CONFIG_CMD_DATE
acf02697
JL
64#define CONFIG_CMD_EEPROM
65
13fdf8a6
SR
66#define CONFIG_MAC_PARTITION
67#define CONFIG_DOS_PARTITION
68
a20b27a3
SR
69#define CONFIG_SUPPORT_VFAT
70
c837dcb1 71#undef CONFIG_WATCHDOG /* watchdog disabled */
13fdf8a6 72
c837dcb1 73#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
6d0f6bcf 74#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
13fdf8a6 75
c837dcb1 76#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
13fdf8a6
SR
77
78/*
79 * Miscellaneous configurable options
80 */
6d0f6bcf 81#define CONFIG_SYS_LONGHELP /* undef to save memory */
13fdf8a6 82
acf02697 83#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 84#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
13fdf8a6 85#else
6d0f6bcf 86#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
13fdf8a6 87#endif
6d0f6bcf
JCPV
88#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
89#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
90#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
13fdf8a6 91
6d0f6bcf 92#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
13fdf8a6 93
a20b27a3
SR
94#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
95
6d0f6bcf
JCPV
96#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
97#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
13fdf8a6 98
550650dd 99#define CONFIG_CONS_INDEX 1 /* Use UART0 */
550650dd
SR
100#define CONFIG_SYS_NS16550_SERIAL
101#define CONFIG_SYS_NS16550_REG_SIZE 1
102#define CONFIG_SYS_NS16550_CLK get_serial_clock()
103
6d0f6bcf 104#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
6d0f6bcf 105#define CONFIG_SYS_BASE_BAUD 691200
13fdf8a6
SR
106
107/* The following table includes the supported baudrates */
6d0f6bcf 108#define CONFIG_SYS_BAUDRATE_TABLE \
13fdf8a6
SR
109 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
110 57600, 115200, 230400, 460800, 921600 }
111
6d0f6bcf
JCPV
112#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
113#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
13fdf8a6 114
17e65c21 115#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
a20b27a3 116
6d0f6bcf 117#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
13fdf8a6 118
9ec367aa 119/*
13fdf8a6 120 * NAND-FLASH stuff
13fdf8a6 121 */
6d0f6bcf 122#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
6d0f6bcf 123#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
bd84ee4c 124#define NAND_BIG_DELAY_US 25
addb2e16 125
6d0f6bcf
JCPV
126#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
127#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
128#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
129#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
13fdf8a6 130
6d0f6bcf
JCPV
131#define CONFIG_SYS_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
132#define CONFIG_SYS_NAND_QUIET 1
a20b27a3 133
9ec367aa 134/*
13fdf8a6 135 * PCI stuff
13fdf8a6 136 */
a20b27a3
SR
137#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
138#define PCI_HOST_FORCE 1 /* configure as pci host */
139#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
140
842033e6 141#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
17e65c21 142#define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
a20b27a3
SR
143 /* resource configuration */
144
145#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
146
147#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
148
6d0f6bcf
JCPV
149#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
150#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
151#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
152#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
153#define CONFIG_SYS_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
154#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
155#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
156#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
157#define CONFIG_SYS_PCI_PTM2PCI 0x08000000 /* Host: use this pci address */
13fdf8a6 158
9ec367aa 159/*
13fdf8a6 160 * IDE/ATA stuff
13fdf8a6 161 */
c837dcb1
WD
162#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
163#undef CONFIG_IDE_LED /* no led for ide supported */
13fdf8a6
SR
164#define CONFIG_IDE_RESET 1 /* reset for ide supported */
165
6d0f6bcf 166#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */
9ec367aa 167/* max. 1 drives per IDE bus */
6d0f6bcf 168#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1)
13fdf8a6 169
6d0f6bcf
JCPV
170#define CONFIG_SYS_ATA_BASE_ADDR 0xF0100000
171#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
13fdf8a6 172
6d0f6bcf
JCPV
173#define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
174#define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register access */
175#define CONFIG_SYS_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
13fdf8a6
SR
176
177/*
178 * For booting Linux, the board info and command line data
179 * have to be in the first 8 MB of memory, since this is
180 * the maximum mapped by the Linux kernel during initialization.
181 */
6d0f6bcf 182#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
9ec367aa
MF
183
184/*
13fdf8a6
SR
185 * FLASH organization
186 */
9ec367aa 187#define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
13fdf8a6 188
6d0f6bcf
JCPV
189#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
190#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
13fdf8a6 191
6d0f6bcf
JCPV
192#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
193#define CONFIG_SYS_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
13fdf8a6 194
6d0f6bcf
JCPV
195#define CONFIG_SYS_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
196#define CONFIG_SYS_FLASH_ADDR0 0x5555 /* 1st addr for flash config cycles */
197#define CONFIG_SYS_FLASH_ADDR1 0x2AAA /* 2nd addr for flash config cycles */
13fdf8a6
SR
198/*
199 * The following defines are added for buggy IOP480 byte interface.
200 * All other boards should use the standard values (CPCI405 etc.)
201 */
6d0f6bcf
JCPV
202#define CONFIG_SYS_FLASH_READ0 0x0000 /* 0 is standard */
203#define CONFIG_SYS_FLASH_READ1 0x0001 /* 1 is standard */
204#define CONFIG_SYS_FLASH_READ2 0x0002 /* 2 is standard */
13fdf8a6 205
6d0f6bcf 206#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector */
13fdf8a6 207
9ec367aa 208/*
13fdf8a6
SR
209 * Start addresses for the final memory configuration
210 * (Set up by the startup code)
6d0f6bcf 211 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
13fdf8a6 212 */
6d0f6bcf 213#define CONFIG_SYS_SDRAM_BASE 0x00000000
985edacc 214#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_MONITOR_BASE
14d0a02a
WD
215#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
216#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
985edacc 217#define CONFIG_SYS_MALLOC_LEN (1024 << 10)
13fdf8a6 218
9ec367aa 219/*
13fdf8a6
SR
220 * Environment Variable setup
221 */
bb1f8b4f 222#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
0e8d1586
JCPV
223#define CONFIG_ENV_OFFSET 0x100 /* reseve 0x100 bytes for strapping */
224#define CONFIG_ENV_SIZE 0x700
13fdf8a6 225
9ec367aa
MF
226/*
227 * I2C EEPROM (24WC16) for environment
13fdf8a6 228 */
880540de
DE
229#define CONFIG_SYS_I2C
230#define CONFIG_SYS_I2C_PPC4XX
231#define CONFIG_SYS_I2C_PPC4XX_CH0
232#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
233#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
13fdf8a6 234
6d0f6bcf
JCPV
235#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24WC16 */
236#define CONFIG_SYS_EEPROM_WREN 1
bd84ee4c 237
9ec367aa 238/* 24WC16 */
6d0f6bcf 239#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
9ec367aa 240/* mask of address bits that overflow into the "EEPROM chip address" */
6d0f6bcf
JCPV
241#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
242#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The 24WC16 has */
9ec367aa
MF
243 /* 16 byte page write mode using */
244 /* last 4 bits of the address */
6d0f6bcf 245#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
13fdf8a6 246
9ec367aa 247/*
13fdf8a6
SR
248 * External Bus Controller (EBC) Setup
249 */
be0db3e3
MF
250#define CAN0_BA 0xF0000000 /* CAN0 Base Address */
251#define CAN1_BA 0xF0000100 /* CAN1 Base Address */
9ec367aa
MF
252#define DUART0_BA 0xF0000400 /* DUART Base Address */
253#define DUART1_BA 0xF0000408 /* DUART Base Address */
254#define RTC_BA 0xF0000500 /* RTC Base Address */
255#define VGA_BA 0xF1000000 /* Epson VGA Base Address */
6d0f6bcf 256#define CONFIG_SYS_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
9ec367aa
MF
257
258/* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
259/* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
6d0f6bcf 260#define CONFIG_SYS_EBC_PB0AP 0x92015480
9ec367aa 261/* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
6d0f6bcf 262#define CONFIG_SYS_EBC_PB0CR 0xFFC5A000
13fdf8a6 263
9ec367aa 264/* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
6d0f6bcf 265#define CONFIG_SYS_EBC_PB1AP 0x92015480
9ec367aa 266/* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
6d0f6bcf 267#define CONFIG_SYS_EBC_PB1CR 0xF4018000
13fdf8a6 268
9ec367aa
MF
269/* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
270/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
6d0f6bcf 271#define CONFIG_SYS_EBC_PB2AP 0x010053C0
9ec367aa 272/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
6d0f6bcf 273#define CONFIG_SYS_EBC_PB2CR 0xF0018000
13fdf8a6 274
9ec367aa
MF
275/* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
276/* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
6d0f6bcf 277#define CONFIG_SYS_EBC_PB3AP 0x010053C0
9ec367aa 278/* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
6d0f6bcf 279#define CONFIG_SYS_EBC_PB3CR 0xF011A000
13fdf8a6 280
9ec367aa 281/*
13fdf8a6
SR
282 * FPGA stuff
283 */
6d0f6bcf 284#define CONFIG_SYS_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
13fdf8a6
SR
285
286/* FPGA internal regs */
6d0f6bcf 287#define CONFIG_SYS_FPGA_CTRL 0x000
13fdf8a6
SR
288
289/* FPGA Control Reg */
6d0f6bcf
JCPV
290#define CONFIG_SYS_FPGA_CTRL_CF_RESET 0x0001
291#define CONFIG_SYS_FPGA_CTRL_WDI 0x0002
292#define CONFIG_SYS_FPGA_CTRL_PS2_RESET 0x0020
13fdf8a6 293
6d0f6bcf
JCPV
294#define CONFIG_SYS_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
295#define CONFIG_SYS_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
13fdf8a6
SR
296
297/* FPGA program pin configuration */
6d0f6bcf
JCPV
298#define CONFIG_SYS_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
299#define CONFIG_SYS_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
300#define CONFIG_SYS_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
301#define CONFIG_SYS_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
302#define CONFIG_SYS_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
13fdf8a6 303
9ec367aa 304/*
13fdf8a6
SR
305 * Definitions for initial stack pointer and data area (in data cache)
306 */
307/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
6d0f6bcf 308#define CONFIG_SYS_TEMP_STACK_OCM 1
13fdf8a6
SR
309
310/* On Chip Memory location */
6d0f6bcf
JCPV
311#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
312#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
313#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
553f0982 314#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of used area in RAM */
13fdf8a6 315
25ddd1fb 316#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 317#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
13fdf8a6 318
9ec367aa 319/*
13fdf8a6
SR
320 * Definitions for GPIO setup (PPC405EP specific)
321 *
c837dcb1
WD
322 * GPIO0[0] - External Bus Controller BLAST output
323 * GPIO0[1-9] - Instruction trace outputs -> GPIO
13fdf8a6
SR
324 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
325 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
326 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
327 * GPIO0[24-27] - UART0 control signal inputs/outputs
328 * GPIO0[28-29] - UART1 data signal input/output
329 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
330 */
afabb498
SR
331#define CONFIG_SYS_GPIO0_OSRL 0x00000550
332#define CONFIG_SYS_GPIO0_OSRH 0x00000110
333#define CONFIG_SYS_GPIO0_ISR1L 0x00000000
334#define CONFIG_SYS_GPIO0_ISR1H 0x15555445
6d0f6bcf 335#define CONFIG_SYS_GPIO0_TSRL 0x00000000
afabb498 336#define CONFIG_SYS_GPIO0_TSRH 0x00000000
6d0f6bcf 337#define CONFIG_SYS_GPIO0_TCR 0x77FE0014
13fdf8a6 338
6d0f6bcf
JCPV
339#define CONFIG_SYS_DUART_RST (0x80000000 >> 14)
340#define CONFIG_SYS_EEPROM_WP (0x80000000 >> 0)
13fdf8a6 341
13fdf8a6 342/*
9ec367aa 343 * Default speed selection (cpu_plb_opb_ebc) in MHz.
13fdf8a6
SR
344 * This value will be set if iic boot eprom is disabled.
345 */
17e65c21 346#if 1
c837dcb1
WD
347#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
348#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
13fdf8a6
SR
349#endif
350#if 0
c837dcb1
WD
351#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
352#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
13fdf8a6 353#endif
17e65c21 354#if 0
c837dcb1
WD
355#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
356#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
13fdf8a6
SR
357#endif
358
17e65c21
MF
359/*
360 * PCI OHCI controller
361 */
362#define CONFIG_USB_OHCI_NEW 1
363#define CONFIG_PCI_OHCI 1
6d0f6bcf
JCPV
364#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
365#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
366#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
17e65c21 367
985edacc
MF
368/*
369 * UBI
370 */
985edacc
MF
371#define CONFIG_RBTREE
372#define CONFIG_MTD_DEVICE
373#define CONFIG_MTD_PARTITIONS
374#define CONFIG_CMD_MTDPARTS
375#define CONFIG_LZO
376
13fdf8a6 377#endif /* __CONFIG_H */