]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/T208xRDB.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / T208xRDB.h
CommitLineData
8d67c368
SL
1/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T2080 RDB/PCIe board configuration file
9 */
10
11#ifndef __T2080RDB_H
12#define __T2080RDB_H
13
8d67c368 14#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
8d67c368
SL
15#define CONFIG_USB_EHCI
16#define CONFIG_FSL_SATA_V2
17
18/* High Level Configuration Options */
8d67c368
SL
19#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
20#define CONFIG_MP /* support multiple processors */
21#define CONFIG_ENABLE_36BIT_PHYS
22
23#ifdef CONFIG_PHYS_64BIT
24#define CONFIG_ADDR_MAP 1
25#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
26#endif
27
28#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
51370d56 29#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
8d67c368 30#define CONFIG_FSL_IFC /* Enable IFC Support */
737537ef 31#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
8d67c368
SL
32#define CONFIG_ENV_OVERWRITE
33
34#ifdef CONFIG_RAMBOOT_PBL
e4536f8e 35#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xrdb/t2080_pbi.cfg
4d666683 36
4d666683
SL
37#define CONFIG_SPL_FLUSH_IMAGE
38#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
4d666683
SL
39#define CONFIG_SYS_TEXT_BASE 0x00201000
40#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
41#define CONFIG_SPL_PAD_TO 0x40000
42#define CONFIG_SPL_MAX_SIZE 0x28000
43#define RESET_VECTOR_OFFSET 0x27FFC
44#define BOOT_PAGE_OFFSET 0x27000
45#ifdef CONFIG_SPL_BUILD
46#define CONFIG_SPL_SKIP_RELOCATE
47#define CONFIG_SPL_COMMON_INIT_DDR
48#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
49#define CONFIG_SYS_NO_FLASH
50#endif
51
52#ifdef CONFIG_NAND
4d666683
SL
53#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
54#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
55#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
56#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
57#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
ec90ac73 58#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_nand_rcw.cfg
4d666683
SL
59#define CONFIG_SPL_NAND_BOOT
60#endif
61
62#ifdef CONFIG_SPIFLASH
63#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
4d666683
SL
64#define CONFIG_SPL_SPI_FLASH_MINIMAL
65#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
66#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
67#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
68#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
69#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
70#ifndef CONFIG_SPL_BUILD
71#define CONFIG_SYS_MPC85XX_NO_RESETVEC
72#endif
ec90ac73 73#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_spi_rcw.cfg
4d666683
SL
74#define CONFIG_SPL_SPI_BOOT
75#endif
76
77#ifdef CONFIG_SDCARD
78#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
4d666683
SL
79#define CONFIG_SPL_MMC_MINIMAL
80#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
81#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
82#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
83#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
84#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
85#ifndef CONFIG_SPL_BUILD
86#define CONFIG_SYS_MPC85XX_NO_RESETVEC
87#endif
ec90ac73 88#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xrdb/t2080_sd_rcw.cfg
4d666683 89#define CONFIG_SPL_MMC_BOOT
8d67c368
SL
90#endif
91
4d666683
SL
92#endif /* CONFIG_RAMBOOT_PBL */
93
8d67c368
SL
94#define CONFIG_SRIO_PCIE_BOOT_MASTER
95#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
96/* Set 1M boot space */
97#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
98#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
99 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
100#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
101#define CONFIG_SYS_NO_FLASH
102#endif
103
104#ifndef CONFIG_SYS_TEXT_BASE
105#define CONFIG_SYS_TEXT_BASE 0xeff40000
106#endif
107
108#ifndef CONFIG_RESET_VECTOR_ADDRESS
109#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
110#endif
111
112/*
113 * These can be toggled for performance analysis, otherwise use default.
114 */
115#define CONFIG_SYS_CACHE_STASHING
116#define CONFIG_BTB /* toggle branch predition */
117#define CONFIG_DDR_ECC
118#ifdef CONFIG_DDR_ECC
119#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
120#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
121#endif
122
4913229e
SL
123#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
124#define CONFIG_SYS_MEMTEST_END 0x00400000
125#define CONFIG_SYS_ALT_MEMTEST
126
4d666683 127#ifndef CONFIG_SYS_NO_FLASH
8d67c368
SL
128#define CONFIG_FLASH_CFI_DRIVER
129#define CONFIG_SYS_FLASH_CFI
130#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
131#endif
132
133#if defined(CONFIG_SPIFLASH)
134#define CONFIG_SYS_EXTRA_ENV_RELOC
135#define CONFIG_ENV_IS_IN_SPI_FLASH
136#define CONFIG_ENV_SPI_BUS 0
137#define CONFIG_ENV_SPI_CS 0
138#define CONFIG_ENV_SPI_MAX_HZ 10000000
139#define CONFIG_ENV_SPI_MODE 0
140#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
141#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
142#define CONFIG_ENV_SECT_SIZE 0x10000
143#elif defined(CONFIG_SDCARD)
144#define CONFIG_SYS_EXTRA_ENV_RELOC
145#define CONFIG_ENV_IS_IN_MMC
146#define CONFIG_SYS_MMC_ENV_DEV 0
147#define CONFIG_ENV_SIZE 0x2000
4d666683 148#define CONFIG_ENV_OFFSET (512 * 0x800)
8d67c368
SL
149#elif defined(CONFIG_NAND)
150#define CONFIG_SYS_EXTRA_ENV_RELOC
151#define CONFIG_ENV_IS_IN_NAND
4d666683 152#define CONFIG_ENV_SIZE 0x2000
8d67c368
SL
153#define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
154#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
155#define CONFIG_ENV_IS_IN_REMOTE
156#define CONFIG_ENV_ADDR 0xffe20000
157#define CONFIG_ENV_SIZE 0x2000
158#elif defined(CONFIG_ENV_IS_NOWHERE)
159#define CONFIG_ENV_SIZE 0x2000
160#else
161#define CONFIG_ENV_IS_IN_FLASH
162#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
163#define CONFIG_ENV_SIZE 0x2000
164#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
165#endif
166
167#ifndef __ASSEMBLY__
168unsigned long get_board_sys_clk(void);
169unsigned long get_board_ddr_clk(void);
170#endif
171
172#define CONFIG_SYS_CLK_FREQ 66660000
173#define CONFIG_DDR_CLK_FREQ 133330000
174
175/*
176 * Config the L3 Cache as L3 SRAM
177 */
4d666683
SL
178#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
179#define CONFIG_SYS_L3_SIZE (512 << 10)
180#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
181#ifdef CONFIG_RAMBOOT_PBL
182#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
183#endif
184#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
185#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
186#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
187#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
8d67c368
SL
188
189#define CONFIG_SYS_DCSRBAR 0xf0000000
190#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
191
192/* EEPROM */
193#define CONFIG_ID_EEPROM
194#define CONFIG_SYS_I2C_EEPROM_NXID
195#define CONFIG_SYS_EEPROM_BUS_NUM 0
196#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
ef531c73 197#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
8d67c368
SL
198
199/*
200 * DDR Setup
201 */
202#define CONFIG_VERY_BIG_RAM
203#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
204#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
205#define CONFIG_DIMM_SLOTS_PER_CTLR 1
206#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
207#define CONFIG_DDR_SPD
8d67c368
SL
208#undef CONFIG_FSL_DDR_INTERACTIVE
209#define CONFIG_SYS_SPD_BUS_NUM 0
210#define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
211#define SPD_EEPROM_ADDRESS1 0x51
212#define SPD_EEPROM_ADDRESS2 0x52
213#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
214#define CTRL_INTLV_PREFERED cacheline
215
216/*
217 * IFC Definitions
218 */
219#define CONFIG_SYS_FLASH_BASE 0xe8000000
220#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
221#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
222#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
223 CSPR_PORT_SIZE_16 | \
224 CSPR_MSEL_NOR | \
225 CSPR_V)
226#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
227
228/* NOR Flash Timing Params */
229#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
230
231#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
232 FTIM0_NOR_TEADC(0x5) | \
233 FTIM0_NOR_TEAHC(0x5))
234#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
235 FTIM1_NOR_TRAD_NOR(0x1A) |\
236 FTIM1_NOR_TSEQRAD_NOR(0x13))
237#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
238 FTIM2_NOR_TCH(0x4) | \
239 FTIM2_NOR_TWPH(0x0E) | \
240 FTIM2_NOR_TWP(0x1c))
241#define CONFIG_SYS_NOR_FTIM3 0x0
242
243#define CONFIG_SYS_FLASH_QUIET_TEST
244#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
245
246#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
247#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
248#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
249#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
250#define CONFIG_SYS_FLASH_EMPTY_INFO
251#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS }
252
253/* CPLD on IFC */
254#define CONFIG_SYS_CPLD_BASE 0xffdf0000
255#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
256#define CONFIG_SYS_CSPR2_EXT (0xf)
257#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
258 | CSPR_PORT_SIZE_8 \
259 | CSPR_MSEL_GPCM \
260 | CSPR_V)
261#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
262#define CONFIG_SYS_CSOR2 0x0
263
264/* CPLD Timing parameters for IFC CS2 */
265#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
266 FTIM0_GPCM_TEADC(0x0e) | \
267 FTIM0_GPCM_TEAHC(0x0e))
268#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
269 FTIM1_GPCM_TRAD(0x1f))
270#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
de519163 271 FTIM2_GPCM_TCH(0x8) | \
8d67c368
SL
272 FTIM2_GPCM_TWP(0x1f))
273#define CONFIG_SYS_CS2_FTIM3 0x0
274
275/* NAND Flash on IFC */
276#define CONFIG_NAND_FSL_IFC
277#define CONFIG_SYS_NAND_BASE 0xff800000
278#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
279
280#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
281#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
282 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
283 | CSPR_MSEL_NAND /* MSEL = NAND */ \
284 | CSPR_V)
285#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
286
287#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
288 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
289 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
290 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
291 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
292 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
293 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
294
295#define CONFIG_SYS_NAND_ONFI_DETECTION
296
297/* ONFI NAND Flash mode0 Timing Params */
298#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
299 FTIM0_NAND_TWP(0x18) | \
300 FTIM0_NAND_TWCHT(0x07) | \
301 FTIM0_NAND_TWH(0x0a))
302#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
303 FTIM1_NAND_TWBE(0x39) | \
304 FTIM1_NAND_TRR(0x0e) | \
305 FTIM1_NAND_TRP(0x18))
306#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
307 FTIM2_NAND_TREH(0x0a) | \
308 FTIM2_NAND_TWHRE(0x1e))
309#define CONFIG_SYS_NAND_FTIM3 0x0
310
311#define CONFIG_SYS_NAND_DDR_LAW 11
312#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
313#define CONFIG_SYS_MAX_NAND_DEVICE 1
8d67c368
SL
314#define CONFIG_CMD_NAND
315#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
316
317#if defined(CONFIG_NAND)
318#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
319#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
320#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
321#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
322#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
323#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
324#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
325#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
326#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
327#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
328#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
329#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
330#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
331#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
332#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
333#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
334#else
335#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
336#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
337#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
338#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
339#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
340#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
341#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
342#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
343#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
344#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
345#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
346#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
347#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
348#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
349#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
350#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
351#endif
352
353#if defined(CONFIG_RAMBOOT_PBL)
354#define CONFIG_SYS_RAMBOOT
355#endif
356
4d666683
SL
357#ifdef CONFIG_SPL_BUILD
358#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
359#else
360#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
361#endif
362
8d67c368
SL
363#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
364#define CONFIG_MISC_INIT_R
365#define CONFIG_HWCONFIG
366
367/* define to use L1 as initial stack */
368#define CONFIG_L1_INIT_RAM
369#define CONFIG_SYS_INIT_RAM_LOCK
370#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
371#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
b3142e2c 372#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
8d67c368
SL
373/* The assembler doesn't like typecast */
374#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
375 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
376 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
377#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
378#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
379 GENERATED_GBL_DATA_SIZE)
380#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
9307cbab 381#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
8d67c368
SL
382#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
383
384/*
385 * Serial Port
386 */
387#define CONFIG_CONS_INDEX 1
8d67c368
SL
388#define CONFIG_SYS_NS16550_SERIAL
389#define CONFIG_SYS_NS16550_REG_SIZE 1
390#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
391#define CONFIG_SYS_BAUDRATE_TABLE \
392 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
393#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
394#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
395#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
396#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
397
8d67c368
SL
398/*
399 * I2C
400 */
401#define CONFIG_SYS_I2C
402#define CONFIG_SYS_I2C_FSL
403#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
404#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
405#define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
406#define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
407#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
408#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
409#define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
410#define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
411#define CONFIG_SYS_FSL_I2C_SPEED 100000
412#define CONFIG_SYS_FSL_I2C2_SPEED 100000
413#define CONFIG_SYS_FSL_I2C3_SPEED 100000
414#define CONFIG_SYS_FSL_I2C4_SPEED 100000
415#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
416#define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
417#define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
418#define I2C_MUX_CH_DEFAULT 0x8
419
e5abb92c
YZ
420#define I2C_MUX_CH_VOL_MONITOR 0xa
421
422#define CONFIG_VID_FLS_ENV "t208xrdb_vdd_mv"
423#ifndef CONFIG_SPL_BUILD
424#define CONFIG_VID
425#endif
426#define CONFIG_VOL_MONITOR_IR36021_SET
427#define CONFIG_VOL_MONITOR_IR36021_READ
428/* The lowest and highest voltage allowed for T208xRDB */
429#define VDD_MV_MIN 819
430#define VDD_MV_MAX 1212
8d67c368
SL
431
432/*
433 * RapidIO
434 */
435#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
436#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
437#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
438#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
439#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
440#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
441/*
442 * for slave u-boot IMAGE instored in master memory space,
443 * PHYS must be aligned based on the SIZE
444 */
e4911815
LG
445#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
446#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
447#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
448#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
8d67c368
SL
449/*
450 * for slave UCODE and ENV instored in master memory space,
451 * PHYS must be aligned based on the SIZE
452 */
e4911815 453#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
8d67c368
SL
454#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
455#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
456
457/* slave core release by master*/
458#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
459#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
460
461/*
462 * SRIO_PCIE_BOOT - SLAVE
463 */
464#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
465#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
466#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
467 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
468#endif
469
470/*
471 * eSPI - Enhanced SPI
472 */
473#ifdef CONFIG_SPI_FLASH
8d67c368 474#define CONFIG_SPI_FLASH_BAR
8d67c368
SL
475#define CONFIG_SF_DEFAULT_SPEED 10000000
476#define CONFIG_SF_DEFAULT_MODE 0
477#endif
478
479/*
480 * General PCI
481 * Memory space is mapped 1-1, but I/O space must start from 0.
482 */
b38eaec5
RD
483#define CONFIG_PCIE1 /* PCIE controller 1 */
484#define CONFIG_PCIE2 /* PCIE controller 2 */
485#define CONFIG_PCIE3 /* PCIE controller 3 */
486#define CONFIG_PCIE4 /* PCIE controller 4 */
8d67c368
SL
487#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
488#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
489/* controller 1, direct to uli, tgtid 3, Base address 20000 */
490#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
491#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
492#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
493#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
494#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
495#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
496#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
497#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
498
499/* controller 2, Slot 2, tgtid 2, Base address 201000 */
500#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
501#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
502#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
503#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
504#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
505#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
506#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
507#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
508
509/* controller 3, Slot 1, tgtid 1, Base address 202000 */
510#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
511#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
512#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
513#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
514#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
515#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
516#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
517#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
518
519/* controller 4, Base address 203000 */
520#define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
521#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
522#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
523#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
524#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
525#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
526#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
527
528#ifdef CONFIG_PCI
529#define CONFIG_PCI_INDIRECT_BRIDGE
530#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata LSZ ADD */
8d67c368
SL
531#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
532#define CONFIG_DOS_PARTITION
533#endif
534
535/* Qman/Bman */
536#ifndef CONFIG_NOBQFMAN
537#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
538#define CONFIG_SYS_BMAN_NUM_PORTALS 18
539#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
540#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
541#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
3fa66db4
JL
542#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
543#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
544#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
545#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
546#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
547 CONFIG_SYS_BMAN_CENA_SIZE)
548#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
549#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
8d67c368
SL
550#define CONFIG_SYS_QMAN_NUM_PORTALS 18
551#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
552#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
553#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
3fa66db4
JL
554#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
555#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
556#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
557#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
558#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
559 CONFIG_SYS_QMAN_CENA_SIZE)
560#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
561#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
8d67c368
SL
562
563#define CONFIG_SYS_DPAA_FMAN
564#define CONFIG_SYS_DPAA_PME
565#define CONFIG_SYS_PMAN
566#define CONFIG_SYS_DPAA_DCE
567#define CONFIG_SYS_DPAA_RMAN /* RMan */
568#define CONFIG_SYS_INTERLAKEN
569
570/* Default address of microcode for the Linux Fman driver */
571#if defined(CONFIG_SPIFLASH)
572/*
573 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
574 * env, so we got 0x110000.
575 */
576#define CONFIG_SYS_QE_FW_IN_SPIFLASH
ef531c73
SL
577#define CONFIG_SYS_CORTINA_FW_IN_SPIFLASH
578#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
8d67c368
SL
579#define CONFIG_CORTINA_FW_ADDR 0x120000
580
581#elif defined(CONFIG_SDCARD)
582/*
583 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
4d666683
SL
584 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
585 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
8d67c368
SL
586 */
587#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
ef531c73 588#define CONFIG_SYS_CORTINA_FW_IN_MMC
4d666683
SL
589#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
590#define CONFIG_CORTINA_FW_ADDR (512 * 0x8a0)
8d67c368
SL
591
592#elif defined(CONFIG_NAND)
593#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
ef531c73 594#define CONFIG_SYS_CORTINA_FW_IN_NAND
4d666683
SL
595#define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
596#define CONFIG_CORTINA_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
8d67c368
SL
597#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
598/*
599 * Slave has no ucode locally, it can fetch this from remote. When implementing
600 * in two corenet boards, slave's ucode could be stored in master's memory
601 * space, the address can be mapped from slave TLB->slave LAW->
602 * slave SRIO or PCIE outbound window->master inbound window->
603 * master LAW->the ucode address in master's memory space.
604 */
605#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
ef531c73
SL
606#define CONFIG_SYS_CORTINA_FW_IN_REMOTE
607#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
8d67c368
SL
608#define CONFIG_CORTINA_FW_ADDR 0xFFE10000
609#else
610#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
ef531c73
SL
611#define CONFIG_SYS_CORTINA_FW_IN_NOR
612#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
8d67c368
SL
613#define CONFIG_CORTINA_FW_ADDR 0xEFE00000
614#endif
615#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
616#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
617#endif /* CONFIG_NOBQFMAN */
618
619#ifdef CONFIG_SYS_DPAA_FMAN
620#define CONFIG_FMAN_ENET
621#define CONFIG_PHYLIB_10G
747aedaf 622#define CONFIG_PHY_AQUANTIA
8d67c368 623#define CONFIG_PHY_CORTINA
8d67c368
SL
624#define CONFIG_PHY_REALTEK
625#define CONFIG_CORTINA_FW_LENGTH 0x40000
626#define RGMII_PHY1_ADDR 0x01 /* RealTek RTL8211E */
627#define RGMII_PHY2_ADDR 0x02
628#define CORTINA_PHY_ADDR1 0x0c /* Cortina CS4315 */
629#define CORTINA_PHY_ADDR2 0x0d
630#define FM1_10GEC3_PHY_ADDR 0x00 /* Aquantia AQ1202 10G Base-T */
631#define FM1_10GEC4_PHY_ADDR 0x01
632#endif
633
8d67c368
SL
634#ifdef CONFIG_FMAN_ENET
635#define CONFIG_MII /* MII PHY management */
636#define CONFIG_ETHPRIME "FM1@DTSEC3"
637#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
638#endif
639
640/*
641 * SATA
642 */
643#ifdef CONFIG_FSL_SATA_V2
644#define CONFIG_LIBATA
645#define CONFIG_FSL_SATA
646#define CONFIG_SYS_SATA_MAX_DEVICE 2
647#define CONFIG_SATA1
648#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
649#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
650#define CONFIG_SATA2
651#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
652#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
653#define CONFIG_LBA48
654#define CONFIG_CMD_SATA
655#define CONFIG_DOS_PARTITION
8d67c368
SL
656#endif
657
658/*
659 * USB
660 */
661#ifdef CONFIG_USB_EHCI
8d67c368
SL
662#define CONFIG_USB_EHCI_FSL
663#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
8d67c368
SL
664#define CONFIG_HAS_FSL_DR_USB
665#endif
666
667/*
668 * SDHC
669 */
670#ifdef CONFIG_MMC
8d67c368
SL
671#define CONFIG_FSL_ESDHC
672#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
673#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
674#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
675#define CONFIG_GENERIC_MMC
8d67c368
SL
676#define CONFIG_DOS_PARTITION
677#endif
678
4feac1c6
SL
679/*
680 * Dynamic MTD Partition support with mtdparts
681 */
682#ifndef CONFIG_SYS_NO_FLASH
683#define CONFIG_MTD_DEVICE
684#define CONFIG_MTD_PARTITIONS
685#define CONFIG_CMD_MTDPARTS
686#define CONFIG_FLASH_CFI_MTD
687#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
688 "spi0=spife110000.1"
689#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
690 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
691 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.1:" \
692 "1m(uboot),5m(kernel),128k(dtb),-(user)"
693#endif
694
8d67c368
SL
695/*
696 * Environment
697 */
698
699/*
700 * Command line configuration.
701 */
c665c473 702#define CONFIG_CMD_ERRATA
8d67c368 703#define CONFIG_CMD_REGINFO
8d67c368
SL
704
705#ifdef CONFIG_PCI
706#define CONFIG_CMD_PCI
8d67c368
SL
707#endif
708
737537ef
RG
709/* Hash command with SHA acceleration supported in hardware */
710#ifdef CONFIG_FSL_CAAM
711#define CONFIG_CMD_HASH
712#define CONFIG_SHA_HW_ACCEL
713#endif
714
8d67c368
SL
715/*
716 * Miscellaneous configurable options
717 */
718#define CONFIG_SYS_LONGHELP /* undef to save memory */
719#define CONFIG_CMDLINE_EDITING /* Command-line editing */
720#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
721#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
8d67c368
SL
722#ifdef CONFIG_CMD_KGDB
723#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
724#else
725#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
726#endif
727#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
728#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
729#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
8d67c368
SL
730
731/*
732 * For booting Linux, the board info and command line data
733 * have to be in the first 64 MB of memory, since this is
734 * the maximum mapped by the Linux kernel during initialization.
735 */
736#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
737#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
738
739#ifdef CONFIG_CMD_KGDB
740#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
741#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
742#endif
743
744/*
745 * Environment Configuration
746 */
747#define CONFIG_ROOTPATH "/opt/nfsroot"
748#define CONFIG_BOOTFILE "uImage"
749#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
750
751/* default location for tftp and bootm */
752#define CONFIG_LOADADDR 1000000
753#define CONFIG_BAUDRATE 115200
8d67c368
SL
754#define __USB_PHY_TYPE utmi
755
756#define CONFIG_EXTRA_ENV_SETTINGS \
757 "hwconfig=fsl_ddr:" \
758 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
759 "bank_intlv=auto;" \
760 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
761 "netdev=eth0\0" \
762 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
763 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
764 "tftpflash=tftpboot $loadaddr $uboot && " \
765 "protect off $ubootaddr +$filesize && " \
766 "erase $ubootaddr +$filesize && " \
767 "cp.b $loadaddr $ubootaddr $filesize && " \
768 "protect on $ubootaddr +$filesize && " \
769 "cmp.b $loadaddr $ubootaddr $filesize\0" \
770 "consoledev=ttyS0\0" \
771 "ramdiskaddr=2000000\0" \
772 "ramdiskfile=t2080rdb/ramdisk.uboot\0" \
b24a4f62 773 "fdtaddr=1e00000\0" \
8d67c368 774 "fdtfile=t2080rdb/t2080rdb.dtb\0" \
3246584d 775 "bdev=sda3\0"
8d67c368
SL
776
777/*
778 * For emulation this causes u-boot to jump to the start of the
779 * proof point app code automatically
780 */
781#define CONFIG_PROOF_POINTS \
782 "setenv bootargs root=/dev/$bdev rw " \
783 "console=$consoledev,$baudrate $othbootargs;" \
784 "cpu 1 release 0x29000000 - - -;" \
785 "cpu 2 release 0x29000000 - - -;" \
786 "cpu 3 release 0x29000000 - - -;" \
787 "cpu 4 release 0x29000000 - - -;" \
788 "cpu 5 release 0x29000000 - - -;" \
789 "cpu 6 release 0x29000000 - - -;" \
790 "cpu 7 release 0x29000000 - - -;" \
791 "go 0x29000000"
792
793#define CONFIG_HVBOOT \
794 "setenv bootargs config-addr=0x60000000; " \
795 "bootm 0x01000000 - 0x00f00000"
796
797#define CONFIG_ALU \
798 "setenv bootargs root=/dev/$bdev rw " \
799 "console=$consoledev,$baudrate $othbootargs;" \
800 "cpu 1 release 0x01000000 - - -;" \
801 "cpu 2 release 0x01000000 - - -;" \
802 "cpu 3 release 0x01000000 - - -;" \
803 "cpu 4 release 0x01000000 - - -;" \
804 "cpu 5 release 0x01000000 - - -;" \
805 "cpu 6 release 0x01000000 - - -;" \
806 "cpu 7 release 0x01000000 - - -;" \
807 "go 0x01000000"
808
809#define CONFIG_LINUX \
810 "setenv bootargs root=/dev/ram rw " \
811 "console=$consoledev,$baudrate $othbootargs;" \
812 "setenv ramdiskaddr 0x02000000;" \
813 "setenv fdtaddr 0x00c00000;" \
814 "setenv loadaddr 0x1000000;" \
815 "bootm $loadaddr $ramdiskaddr $fdtaddr"
816
817#define CONFIG_HDBOOT \
818 "setenv bootargs root=/dev/$bdev rw " \
819 "console=$consoledev,$baudrate $othbootargs;" \
820 "tftp $loadaddr $bootfile;" \
821 "tftp $fdtaddr $fdtfile;" \
822 "bootm $loadaddr - $fdtaddr"
823
824#define CONFIG_NFSBOOTCOMMAND \
825 "setenv bootargs root=/dev/nfs rw " \
826 "nfsroot=$serverip:$rootpath " \
827 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
828 "console=$consoledev,$baudrate $othbootargs;" \
829 "tftp $loadaddr $bootfile;" \
830 "tftp $fdtaddr $fdtfile;" \
831 "bootm $loadaddr - $fdtaddr"
832
833#define CONFIG_RAMBOOTCOMMAND \
834 "setenv bootargs root=/dev/ram rw " \
835 "console=$consoledev,$baudrate $othbootargs;" \
836 "tftp $ramdiskaddr $ramdiskfile;" \
837 "tftp $loadaddr $bootfile;" \
838 "tftp $fdtaddr $fdtfile;" \
839 "bootm $loadaddr $ramdiskaddr $fdtaddr"
840
841#define CONFIG_BOOTCOMMAND CONFIG_LINUX
842
8d67c368 843#include <asm/fsl_secure_boot.h>
ef6c55a2 844
8d67c368 845#endif /* __T2080RDB_H */