]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/T4240RDB.h
configs: Re-sync HUSH options
[people/ms/u-boot.git] / include / configs / T4240RDB.h
CommitLineData
0b2e13d9
CL
1/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T4240 RDB board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#define CONFIG_T4240RDB
14#define CONFIG_PHYS_64BIT
9a509cf6 15#define CONFIG_DISPLAY_BOARDINFO
0b2e13d9
CL
16
17#define CONFIG_FSL_SATA_V2
18#define CONFIG_PCIE4
19
20#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
21
22#ifdef CONFIG_RAMBOOT_PBL
0b2e13d9
CL
23#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
24#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_rcw.cfg
373762c3
CL
25#ifndef CONFIG_SDCARD
26#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
28#else
29#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
30#define CONFIG_SPL_ENV_SUPPORT
31#define CONFIG_SPL_SERIAL_SUPPORT
32#define CONFIG_SPL_FLUSH_IMAGE
33#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
34#define CONFIG_SPL_LIBGENERIC_SUPPORT
35#define CONFIG_SPL_LIBCOMMON_SUPPORT
36#define CONFIG_SPL_I2C_SUPPORT
37#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
38#define CONFIG_FSL_LAW /* Use common FSL init code */
39#define CONFIG_SYS_TEXT_BASE 0x00201000
40#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
41#define CONFIG_SPL_PAD_TO 0x40000
42#define CONFIG_SPL_MAX_SIZE 0x28000
43#define RESET_VECTOR_OFFSET 0x27FFC
44#define BOOT_PAGE_OFFSET 0x27000
45
46#ifdef CONFIG_SDCARD
47#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
48#define CONFIG_SPL_MMC_SUPPORT
49#define CONFIG_SPL_MMC_MINIMAL
50#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
51#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
52#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
53#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
54#ifndef CONFIG_SPL_BUILD
55#define CONFIG_SYS_MPC85XX_NO_RESETVEC
56#endif
57#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
58#define CONFIG_SPL_MMC_BOOT
59#endif
60
61#ifdef CONFIG_SPL_BUILD
62#define CONFIG_SPL_SKIP_RELOCATE
63#define CONFIG_SPL_COMMON_INIT_DDR
64#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
65#define CONFIG_SYS_NO_FLASH
66#endif
67
0b2e13d9 68#endif
373762c3 69#endif /* CONFIG_RAMBOOT_PBL */
0b2e13d9
CL
70
71#define CONFIG_DDR_ECC
72
73#define CONFIG_CMD_REGINFO
74
75/* High Level Configuration Options */
76#define CONFIG_BOOKE
77#define CONFIG_E500 /* BOOKE e500 family */
78#define CONFIG_E500MC /* BOOKE e500mc family */
79#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
80#define CONFIG_MP /* support multiple processors */
81
82#ifndef CONFIG_SYS_TEXT_BASE
83#define CONFIG_SYS_TEXT_BASE 0xeff40000
84#endif
85
86#ifndef CONFIG_RESET_VECTOR_ADDRESS
87#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
88#endif
89
90#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
91#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
92#define CONFIG_FSL_IFC /* Enable IFC Support */
737537ef 93#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
0b2e13d9
CL
94#define CONFIG_PCI /* Enable PCI/PCIE */
95#define CONFIG_PCIE1 /* PCIE controler 1 */
96#define CONFIG_PCIE2 /* PCIE controler 2 */
97#define CONFIG_PCIE3 /* PCIE controler 3 */
98#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
99#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
100
101#define CONFIG_FSL_LAW /* Use common FSL init code */
102
103#define CONFIG_ENV_OVERWRITE
104
105/*
106 * These can be toggled for performance analysis, otherwise use default.
107 */
108#define CONFIG_SYS_CACHE_STASHING
109#define CONFIG_BTB /* toggle branch predition */
110#ifdef CONFIG_DDR_ECC
111#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
112#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
113#endif
114
115#define CONFIG_ENABLE_36BIT_PHYS
116
117#define CONFIG_ADDR_MAP
118#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
119
120#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
121#define CONFIG_SYS_MEMTEST_END 0x00400000
122#define CONFIG_SYS_ALT_MEMTEST
123#define CONFIG_PANIC_HANG /* do not reset board on panic */
124
125/*
126 * Config the L3 Cache as L3 SRAM
127 */
373762c3
CL
128#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
129#define CONFIG_SYS_L3_SIZE (512 << 10)
130#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
131#ifdef CONFIG_RAMBOOT_PBL
132#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
133#endif
134#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
135#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
136#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
137#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
0b2e13d9
CL
138
139#define CONFIG_SYS_DCSRBAR 0xf0000000
140#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
141
142/*
143 * DDR Setup
144 */
145#define CONFIG_VERY_BIG_RAM
146#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
147#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
148
149/* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
150#define CONFIG_DIMM_SLOTS_PER_CTLR 1
151#define CONFIG_CHIP_SELECTS_PER_CTRL 4
152#define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
153
154#define CONFIG_DDR_SPD
155#define CONFIG_SYS_FSL_DDR3
156
157
158/*
159 * IFC Definitions
160 */
161#define CONFIG_SYS_FLASH_BASE 0xe0000000
162#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
163
164
373762c3
CL
165#ifdef CONFIG_SPL_BUILD
166#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
167#else
0b2e13d9 168#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
373762c3 169#endif
0b2e13d9
CL
170
171#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
172#define CONFIG_MISC_INIT_R
173
174#define CONFIG_HWCONFIG
175
176/* define to use L1 as initial stack */
177#define CONFIG_L1_INIT_RAM
178#define CONFIG_SYS_INIT_RAM_LOCK
179#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
180#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
b3142e2c 181#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
0b2e13d9
CL
182/* The assembler doesn't like typecast */
183#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
184 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
185 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
186#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
187
188#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
189 GENERATED_GBL_DATA_SIZE)
190#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
191
373762c3 192#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
0b2e13d9
CL
193#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
194
195/* Serial Port - controlled on board with jumper J8
196 * open - index 2
197 * shorted - index 1
198 */
199#define CONFIG_CONS_INDEX 1
0b2e13d9
CL
200#define CONFIG_SYS_NS16550_SERIAL
201#define CONFIG_SYS_NS16550_REG_SIZE 1
202#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
203
204#define CONFIG_SYS_BAUDRATE_TABLE \
205 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
206
207#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
208#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
209#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
210#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
211
0b2e13d9
CL
212/* I2C */
213#define CONFIG_SYS_I2C
214#define CONFIG_SYS_I2C_FSL
215#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
216#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
217#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
218#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
219
220/*
221 * General PCI
222 * Memory space is mapped 1-1, but I/O space must start from 0.
223 */
224
225/* controller 1, direct to uli, tgtid 3, Base address 20000 */
226#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
227#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
228#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
229#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
230#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
231#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
232#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
233#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
234
235/* controller 2, Slot 2, tgtid 2, Base address 201000 */
236#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
237#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
238#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
239#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
240#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
241#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
242#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
243#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
244
245/* controller 3, Slot 1, tgtid 1, Base address 202000 */
246#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
247#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
248#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
249#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
250#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
251#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
252#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
253#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
254
255/* controller 4, Base address 203000 */
256#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
257#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
258#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
259#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
260#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
261#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
262
263#ifdef CONFIG_PCI
264#define CONFIG_PCI_INDIRECT_BRIDGE
0b2e13d9 265#define CONFIG_PCI_PNP /* do pci plug-and-play */
0b2e13d9
CL
266
267#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
268#define CONFIG_DOS_PARTITION
269#endif /* CONFIG_PCI */
270
271/* SATA */
272#ifdef CONFIG_FSL_SATA_V2
273#define CONFIG_LIBATA
274#define CONFIG_FSL_SATA
275
276#define CONFIG_SYS_SATA_MAX_DEVICE 2
277#define CONFIG_SATA1
278#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
279#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
280#define CONFIG_SATA2
281#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
282#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
283
284#define CONFIG_LBA48
285#define CONFIG_CMD_SATA
286#define CONFIG_DOS_PARTITION
287#define CONFIG_CMD_EXT2
288#endif
289
290#ifdef CONFIG_FMAN_ENET
291#define CONFIG_MII /* MII PHY management */
292#define CONFIG_ETHPRIME "FM1@DTSEC1"
293#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
294#endif
295
296/*
297 * Environment
298 */
299#define CONFIG_LOADS_ECHO /* echo on for serial download */
300#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
301
302/*
303 * Command line configuration.
304 */
0b2e13d9 305#define CONFIG_CMD_DHCP
0b2e13d9
CL
306#define CONFIG_CMD_ERRATA
307#define CONFIG_CMD_GREPENV
308#define CONFIG_CMD_IRQ
309#define CONFIG_CMD_I2C
310#define CONFIG_CMD_MII
311#define CONFIG_CMD_PING
0b2e13d9
CL
312
313#ifdef CONFIG_PCI
314#define CONFIG_CMD_PCI
0b2e13d9
CL
315#endif
316
317/*
318 * Miscellaneous configurable options
319 */
320#define CONFIG_SYS_LONGHELP /* undef to save memory */
321#define CONFIG_CMDLINE_EDITING /* Command-line editing */
322#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
323#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
324#ifdef CONFIG_CMD_KGDB
325#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
326#else
327#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
328#endif
329#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
330#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
331#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
332
333/*
334 * For booting Linux, the board info and command line data
335 * have to be in the first 64 MB of memory, since this is
336 * the maximum mapped by the Linux kernel during initialization.
337 */
338#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
339#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
340
341#ifdef CONFIG_CMD_KGDB
342#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
343#endif
344
345/*
346 * Environment Configuration
347 */
348#define CONFIG_ROOTPATH "/opt/nfsroot"
349#define CONFIG_BOOTFILE "uImage"
350#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
351
352/* default location for tftp and bootm */
353#define CONFIG_LOADADDR 1000000
354
355
356#define CONFIG_BAUDRATE 115200
357
358#define CONFIG_HVBOOT \
359 "setenv bootargs config-addr=0x60000000; " \
360 "bootm 0x01000000 - 0x00f00000"
361
362#ifdef CONFIG_SYS_NO_FLASH
363#ifndef CONFIG_RAMBOOT_PBL
364#define CONFIG_ENV_IS_NOWHERE
365#endif
366#else
367#define CONFIG_FLASH_CFI_DRIVER
368#define CONFIG_SYS_FLASH_CFI
369#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
370#endif
371
372#if defined(CONFIG_SPIFLASH)
373#define CONFIG_SYS_EXTRA_ENV_RELOC
374#define CONFIG_ENV_IS_IN_SPI_FLASH
375#define CONFIG_ENV_SPI_BUS 0
376#define CONFIG_ENV_SPI_CS 0
377#define CONFIG_ENV_SPI_MAX_HZ 10000000
378#define CONFIG_ENV_SPI_MODE 0
379#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
380#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
381#define CONFIG_ENV_SECT_SIZE 0x10000
382#elif defined(CONFIG_SDCARD)
383#define CONFIG_SYS_EXTRA_ENV_RELOC
384#define CONFIG_ENV_IS_IN_MMC
385#define CONFIG_SYS_MMC_ENV_DEV 0
386#define CONFIG_ENV_SIZE 0x2000
373762c3 387#define CONFIG_ENV_OFFSET (512 * 0x800)
0b2e13d9
CL
388#elif defined(CONFIG_NAND)
389#define CONFIG_SYS_EXTRA_ENV_RELOC
390#define CONFIG_ENV_IS_IN_NAND
391#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
392#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
393#elif defined(CONFIG_ENV_IS_NOWHERE)
394#define CONFIG_ENV_SIZE 0x2000
395#else
396#define CONFIG_ENV_IS_IN_FLASH
397#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
398#define CONFIG_ENV_SIZE 0x2000
399#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
400#endif
401
402#define CONFIG_SYS_CLK_FREQ 66666666
403#define CONFIG_DDR_CLK_FREQ 133333333
404
405#ifndef __ASSEMBLY__
406unsigned long get_board_sys_clk(void);
407unsigned long get_board_ddr_clk(void);
408#endif
409
410/*
411 * DDR Setup
412 */
413#define CONFIG_SYS_SPD_BUS_NUM 0
414#define SPD_EEPROM_ADDRESS1 0x52
415#define SPD_EEPROM_ADDRESS2 0x54
416#define SPD_EEPROM_ADDRESS3 0x56
417#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
418#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
419
420/*
421 * IFC Definitions
422 */
423#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
424#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
425 + 0x8000000) | \
426 CSPR_PORT_SIZE_16 | \
427 CSPR_MSEL_NOR | \
428 CSPR_V)
429#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
430#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
431 CSPR_PORT_SIZE_16 | \
432 CSPR_MSEL_NOR | \
433 CSPR_V)
434#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
435/* NOR Flash Timing Params */
436#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
437
438#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
439 FTIM0_NOR_TEADC(0x5) | \
440 FTIM0_NOR_TEAHC(0x5))
441#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
442 FTIM1_NOR_TRAD_NOR(0x1A) |\
443 FTIM1_NOR_TSEQRAD_NOR(0x13))
444#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
445 FTIM2_NOR_TCH(0x4) | \
446 FTIM2_NOR_TWPH(0x0E) | \
447 FTIM2_NOR_TWP(0x1c))
448#define CONFIG_SYS_NOR_FTIM3 0x0
449
450#define CONFIG_SYS_FLASH_QUIET_TEST
451#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
452
453#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
454#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
455#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
456#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
457
458#define CONFIG_SYS_FLASH_EMPTY_INFO
459#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
460 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
461
462/* NAND Flash on IFC */
463#define CONFIG_NAND_FSL_IFC
464#define CONFIG_SYS_NAND_MAX_ECCPOS 256
465#define CONFIG_SYS_NAND_MAX_OOBFREE 2
466#define CONFIG_SYS_NAND_BASE 0xff800000
467#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
468
469#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
470#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
471 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
472 | CSPR_MSEL_NAND /* MSEL = NAND */ \
473 | CSPR_V)
474#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
475
476#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
477 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
478 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
479 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
480 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
481 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
482 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
483
484#define CONFIG_SYS_NAND_ONFI_DETECTION
485
486/* ONFI NAND Flash mode0 Timing Params */
487#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
488 FTIM0_NAND_TWP(0x18) | \
489 FTIM0_NAND_TWCHT(0x07) | \
490 FTIM0_NAND_TWH(0x0a))
491#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
492 FTIM1_NAND_TWBE(0x39) | \
493 FTIM1_NAND_TRR(0x0e) | \
494 FTIM1_NAND_TRP(0x18))
495#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
496 FTIM2_NAND_TREH(0x0a) | \
497 FTIM2_NAND_TWHRE(0x1e))
498#define CONFIG_SYS_NAND_FTIM3 0x0
499
500#define CONFIG_SYS_NAND_DDR_LAW 11
501#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
502#define CONFIG_SYS_MAX_NAND_DEVICE 1
0b2e13d9
CL
503#define CONFIG_CMD_NAND
504
505#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
506
507#if defined(CONFIG_NAND)
508#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
509#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
510#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
511#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
512#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
513#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
514#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
515#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
516#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
517#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
518#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
519#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
520#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
521#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
522#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
523#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
524#else
525#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
526#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
527#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
528#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
529#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
530#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
531#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
532#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
533#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
534#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
535#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
536#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
537#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
538#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
539#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
540#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
541#endif
542#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
543#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
544#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
545#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
546#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
547#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
548#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
549#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
550
ab06b236
CL
551/* CPLD on IFC */
552#define CONFIG_SYS_CPLD_BASE 0xffdf0000
553#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
554#define CONFIG_SYS_CSPR3_EXT (0xf)
555#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
556 | CSPR_PORT_SIZE_8 \
557 | CSPR_MSEL_GPCM \
558 | CSPR_V)
559
560#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
561#define CONFIG_SYS_CSOR3 0x0
562
563/* CPLD Timing parameters for IFC CS3 */
564#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
565 FTIM0_GPCM_TEADC(0x0e) | \
566 FTIM0_GPCM_TEAHC(0x0e))
567#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
568 FTIM1_GPCM_TRAD(0x1f))
569#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
1b5c2b51 570 FTIM2_GPCM_TCH(0x8) | \
ab06b236
CL
571 FTIM2_GPCM_TWP(0x1f))
572#define CONFIG_SYS_CS3_FTIM3 0x0
573
0b2e13d9
CL
574#if defined(CONFIG_RAMBOOT_PBL)
575#define CONFIG_SYS_RAMBOOT
576#endif
577
578
579/* I2C */
580#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
581#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
582#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
583#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
584
585#define I2C_MUX_CH_DEFAULT 0x8
586#define I2C_MUX_CH_VOL_MONITOR 0xa
587#define I2C_MUX_CH_VSC3316_FS 0xc
588#define I2C_MUX_CH_VSC3316_BS 0xd
589
590/* Voltage monitor on channel 2*/
591#define I2C_VOL_MONITOR_ADDR 0x40
592#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
593#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
594#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
595
2f66a828
YZ
596#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
597#ifndef CONFIG_SPL_BUILD
598#define CONFIG_VID
599#endif
600#define CONFIG_VOL_MONITOR_IR36021_SET
601#define CONFIG_VOL_MONITOR_IR36021_READ
602/* The lowest and highest voltage allowed for T4240RDB */
603#define VDD_MV_MIN 819
604#define VDD_MV_MAX 1212
605
0b2e13d9
CL
606/*
607 * eSPI - Enhanced SPI
608 */
0b2e13d9
CL
609#define CONFIG_CMD_SF
610#define CONFIG_SF_DEFAULT_SPEED 10000000
611#define CONFIG_SF_DEFAULT_MODE 0
612
613
614/* Qman/Bman */
615#ifndef CONFIG_NOBQFMAN
616#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
617#define CONFIG_SYS_BMAN_NUM_PORTALS 50
618#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
619#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
620#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
3fa66db4
JL
621#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
622#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
623#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
624#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
625#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
626 CONFIG_SYS_BMAN_CENA_SIZE)
627#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
628#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
0b2e13d9
CL
629#define CONFIG_SYS_QMAN_NUM_PORTALS 50
630#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
631#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
632#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
3fa66db4
JL
633#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
634#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
635#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
636#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
637#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
638 CONFIG_SYS_QMAN_CENA_SIZE)
639#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
640#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
0b2e13d9
CL
641
642#define CONFIG_SYS_DPAA_FMAN
643#define CONFIG_SYS_DPAA_PME
644#define CONFIG_SYS_PMAN
645#define CONFIG_SYS_DPAA_DCE
646#define CONFIG_SYS_DPAA_RMAN
647#define CONFIG_SYS_INTERLAKEN
648
649/* Default address of microcode for the Linux Fman driver */
650#if defined(CONFIG_SPIFLASH)
651/*
652 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
653 * env, so we got 0x110000.
654 */
655#define CONFIG_SYS_QE_FW_IN_SPIFLASH
656#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
657#elif defined(CONFIG_SDCARD)
658/*
659 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
373762c3
CL
660 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
661 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
0b2e13d9
CL
662 */
663#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
373762c3 664#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
0b2e13d9
CL
665#elif defined(CONFIG_NAND)
666#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
667#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
668#else
669#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
670#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
671#endif
672#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
673#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
674#endif /* CONFIG_NOBQFMAN */
675
676#ifdef CONFIG_SYS_DPAA_FMAN
677#define CONFIG_FMAN_ENET
678#define CONFIG_PHYLIB_10G
679#define CONFIG_PHY_VITESSE
680#define CONFIG_PHY_CORTINA
a8efe79c 681#define CONFIG_SYS_CORTINA_FW_IN_NOR
0b2e13d9
CL
682#define CONFIG_CORTINA_FW_ADDR 0xefe00000
683#define CONFIG_CORTINA_FW_LENGTH 0x40000
684#define CONFIG_PHY_TERANETICS
685#define SGMII_PHY_ADDR1 0x0
686#define SGMII_PHY_ADDR2 0x1
687#define SGMII_PHY_ADDR3 0x2
688#define SGMII_PHY_ADDR4 0x3
689#define SGMII_PHY_ADDR5 0x4
690#define SGMII_PHY_ADDR6 0x5
691#define SGMII_PHY_ADDR7 0x6
692#define SGMII_PHY_ADDR8 0x7
693#define FM1_10GEC1_PHY_ADDR 0x10
694#define FM1_10GEC2_PHY_ADDR 0x11
695#define FM2_10GEC1_PHY_ADDR 0x12
696#define FM2_10GEC2_PHY_ADDR 0x13
697#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
698#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
699#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
700#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
701#endif
702
703
704/* SATA */
705#ifdef CONFIG_FSL_SATA_V2
706#define CONFIG_LIBATA
707#define CONFIG_FSL_SATA
708
709#define CONFIG_SYS_SATA_MAX_DEVICE 2
710#define CONFIG_SATA1
711#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
712#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
713#define CONFIG_SATA2
714#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
715#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
716
717#define CONFIG_LBA48
718#define CONFIG_CMD_SATA
719#define CONFIG_DOS_PARTITION
720#define CONFIG_CMD_EXT2
721#endif
722
723#ifdef CONFIG_FMAN_ENET
724#define CONFIG_MII /* MII PHY management */
725#define CONFIG_ETHPRIME "FM1@DTSEC1"
726#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
727#endif
728
729/*
730* USB
731*/
732#define CONFIG_CMD_USB
733#define CONFIG_USB_STORAGE
734#define CONFIG_USB_EHCI
735#define CONFIG_USB_EHCI_FSL
736#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
737#define CONFIG_CMD_EXT2
738#define CONFIG_HAS_FSL_DR_USB
739
740#define CONFIG_MMC
741
742#ifdef CONFIG_MMC
743#define CONFIG_FSL_ESDHC
744#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
745#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
746#define CONFIG_CMD_MMC
747#define CONFIG_GENERIC_MMC
748#define CONFIG_CMD_EXT2
749#define CONFIG_CMD_FAT
750#define CONFIG_DOS_PARTITION
929dfdc2 751#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
0b2e13d9
CL
752#endif
753
737537ef
RG
754/* Hash command with SHA acceleration supported in hardware */
755#ifdef CONFIG_FSL_CAAM
756#define CONFIG_CMD_HASH
757#define CONFIG_SHA_HW_ACCEL
758#endif
759
0b2e13d9
CL
760#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
761
762#define __USB_PHY_TYPE utmi
763
764/*
765 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
766 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
767 * interleaving. It can be cacheline, page, bank, superbank.
768 * See doc/README.fsl-ddr for details.
769 */
1a344456 770#ifdef CONFIG_PPC_T4240
0b2e13d9 771#define CTRL_INTLV_PREFERED 3way_4KB
1a344456
CL
772#else
773#define CTRL_INTLV_PREFERED cacheline
774#endif
0b2e13d9
CL
775
776#define CONFIG_EXTRA_ENV_SETTINGS \
777 "hwconfig=fsl_ddr:" \
778 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
779 "bank_intlv=auto;" \
780 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
781 "netdev=eth0\0" \
782 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
783 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
784 "tftpflash=tftpboot $loadaddr $uboot && " \
785 "protect off $ubootaddr +$filesize && " \
786 "erase $ubootaddr +$filesize && " \
787 "cp.b $loadaddr $ubootaddr $filesize && " \
788 "protect on $ubootaddr +$filesize && " \
789 "cmp.b $loadaddr $ubootaddr $filesize\0" \
790 "consoledev=ttyS0\0" \
791 "ramdiskaddr=2000000\0" \
792 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
793 "fdtaddr=c00000\0" \
794 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
795 "bdev=sda3\0"
796
797#define CONFIG_HVBOOT \
798 "setenv bootargs config-addr=0x60000000; " \
799 "bootm 0x01000000 - 0x00f00000"
800
801#define CONFIG_LINUX \
802 "setenv bootargs root=/dev/ram rw " \
803 "console=$consoledev,$baudrate $othbootargs;" \
804 "setenv ramdiskaddr 0x02000000;" \
805 "setenv fdtaddr 0x00c00000;" \
806 "setenv loadaddr 0x1000000;" \
807 "bootm $loadaddr $ramdiskaddr $fdtaddr"
808
809#define CONFIG_HDBOOT \
810 "setenv bootargs root=/dev/$bdev rw " \
811 "console=$consoledev,$baudrate $othbootargs;" \
812 "tftp $loadaddr $bootfile;" \
813 "tftp $fdtaddr $fdtfile;" \
814 "bootm $loadaddr - $fdtaddr"
815
816#define CONFIG_NFSBOOTCOMMAND \
817 "setenv bootargs root=/dev/nfs rw " \
818 "nfsroot=$serverip:$rootpath " \
819 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
820 "console=$consoledev,$baudrate $othbootargs;" \
821 "tftp $loadaddr $bootfile;" \
822 "tftp $fdtaddr $fdtfile;" \
823 "bootm $loadaddr - $fdtaddr"
824
825#define CONFIG_RAMBOOTCOMMAND \
826 "setenv bootargs root=/dev/ram rw " \
827 "console=$consoledev,$baudrate $othbootargs;" \
828 "tftp $ramdiskaddr $ramdiskfile;" \
829 "tftp $loadaddr $bootfile;" \
830 "tftp $fdtaddr $fdtfile;" \
831 "bootm $loadaddr $ramdiskaddr $fdtaddr"
832
833#define CONFIG_BOOTCOMMAND CONFIG_LINUX
834
835#include <asm/fsl_secure_boot.h>
836
0b2e13d9 837#endif /* __CONFIG_H */