]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM823M.h
configs: Re-sync almost all of cmd/Kconfig
[people/ms/u-boot.git] / include / configs / TQM823M.h
CommitLineData
f12e568c 1/*
23c5d253 2 * (C) Copyright 2000-2014
f12e568c
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
1a459660 5 * SPDX-License-Identifier: GPL-2.0+
f12e568c
WD
6 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20#define CONFIG_MPC823 1 /* This is a MPC823 CPU */
21#define CONFIG_TQM823M 1 /* ...on a TQM8xxM module */
23c5d253 22#define CONFIG_DISPLAY_BOARDINFO
f12e568c 23
2ae18241
WD
24#define CONFIG_SYS_TEXT_BASE 0x40000000
25
f12e568c 26#ifdef CONFIG_LCD /* with LCD controller ? */
59155f4c 27#define CONFIG_MPC8XX_LCD
fd3103bb 28/* #define CONFIG_NEC_NL6448BC20 1 / * use NEC NL6448BC20 display */
f12e568c
WD
29#endif
30
31#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
3cb7a480
WD
32#define CONFIG_SYS_SMC_RXBUFLEN 128
33#define CONFIG_SYS_MAXIDLE 10
f12e568c 34#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
f12e568c 35
ae3af05e
WD
36#define CONFIG_BOOTCOUNT_LIMIT
37
38#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
f12e568c
WD
39
40#define CONFIG_BOARD_TYPES 1 /* support board types */
41
32bf3d14 42#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
f12e568c
WD
43
44#undef CONFIG_BOOTARGS
45
46#define CONFIG_EXTRA_ENV_SETTINGS \
47 "netdev=eth0\0" \
48 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 49 "nfsroot=${serverip}:${rootpath}\0" \
f12e568c 50 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
51 "addip=setenv bootargs ${bootargs} " \
52 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
53 ":${hostname}:${netdev}:off panic=1\0" \
f12e568c 54 "flash_nfs=run nfsargs addip;" \
fe126d8b 55 "bootm ${kernel_addr}\0" \
f12e568c 56 "flash_self=run ramargs addip;" \
fe126d8b
WD
57 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
58 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
f12e568c 59 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
60 "hostname=TQM823M\0" \
61 "bootfile=TQM823M/uImage\0" \
eb6da805
WD
62 "fdt_addr=40080000\0" \
63 "kernel_addr=400A0000\0" \
64 "ramdisk_addr=40280000\0" \
29f8f58f
WD
65 "u-boot=TQM823M/u-image.bin\0" \
66 "load=tftp 200000 ${u-boot}\0" \
67 "update=prot off 40000000 +${filesize};" \
68 "era 40000000 +${filesize};" \
69 "cp.b 200000 40000000 ${filesize};" \
70 "sete filesize;save\0" \
f12e568c
WD
71 ""
72#define CONFIG_BOOTCOMMAND "run flash_self"
73
74#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 75#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
f12e568c
WD
76
77#undef CONFIG_WATCHDOG /* watchdog disabled */
78
79#ifdef CONFIG_LCD
80# undef CONFIG_STATUS_LED /* disturbs display */
81#else
82# define CONFIG_STATUS_LED 1 /* Status LED enabled */
83#endif /* CONFIG_LCD */
84
85#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
86
37d4bb70
JL
87/*
88 * BOOTP options
89 */
90#define CONFIG_BOOTP_SUBNETMASK
91#define CONFIG_BOOTP_GATEWAY
92#define CONFIG_BOOTP_HOSTNAME
93#define CONFIG_BOOTP_BOOTPATH
94#define CONFIG_BOOTP_BOOTFILESIZE
95
f12e568c
WD
96
97#define CONFIG_MAC_PARTITION
98#define CONFIG_DOS_PARTITION
99
100#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
101
f12e568c 102
2694690e
JL
103/*
104 * Command line configuration.
105 */
2694690e
JL
106#define CONFIG_CMD_ASKENV
107#define CONFIG_CMD_DATE
9a63b7f4 108#define CONFIG_CMD_EXT2
2694690e 109#define CONFIG_CMD_IDE
29f8f58f 110#define CONFIG_CMD_JFFS2
f12e568c 111
29f8f58f
WD
112#define CONFIG_NETCONSOLE
113
f12e568c
WD
114/*
115 * Miscellaneous configurable options
116 */
6d0f6bcf 117#define CONFIG_SYS_LONGHELP /* undef to save memory */
f12e568c 118
2751a95a 119#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
f12e568c 120
2694690e 121#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 122#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
f12e568c 123#else
6d0f6bcf 124#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
f12e568c 125#endif
6d0f6bcf
JCPV
126#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
127#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
128#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
f12e568c 129
6d0f6bcf
JCPV
130#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
131#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
f12e568c 132
6d0f6bcf 133#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
f12e568c 134
f12e568c
WD
135/*
136 * Low Level Configuration Settings
137 * (address mappings, register initial values, etc.)
138 * You should know what you are doing if you make changes here.
139 */
140/*-----------------------------------------------------------------------
141 * Internal Memory Mapped Register
142 */
6d0f6bcf 143#define CONFIG_SYS_IMMR 0xFFF00000
f12e568c
WD
144
145/*-----------------------------------------------------------------------
146 * Definitions for initial stack pointer and data area (in DPRAM)
147 */
6d0f6bcf 148#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
553f0982 149#define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
25ddd1fb 150#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
6d0f6bcf 151#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
f12e568c
WD
152
153/*-----------------------------------------------------------------------
154 * Start addresses for the final memory configuration
155 * (Set up by the startup code)
6d0f6bcf 156 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
f12e568c 157 */
6d0f6bcf
JCPV
158#define CONFIG_SYS_SDRAM_BASE 0x00000000
159#define CONFIG_SYS_FLASH_BASE 0x40000000
160#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
161#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
162#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
f12e568c
WD
163
164/*
165 * For booting Linux, the board info and command line data
166 * have to be in the first 8 MB of memory, since this is
167 * the maximum mapped by the Linux kernel during initialization.
168 */
6d0f6bcf 169#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
f12e568c
WD
170
171/*-----------------------------------------------------------------------
172 * FLASH organization
173 */
f12e568c 174
e318d9e9 175/* use CFI flash driver */
6d0f6bcf 176#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 177#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
178#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
179#define CONFIG_SYS_FLASH_EMPTY_INFO
180#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
181#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
182#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
f12e568c 183
5a1aceb0 184#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
185#define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
186#define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
187#define CONFIG_ENV_SECT_SIZE 0x20000 /* Total Size of Environment Sector */
f12e568c
WD
188
189/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
190#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
191#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
f12e568c 192
6d0f6bcf 193#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 194
7c803be2
WD
195#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
196
29f8f58f
WD
197/*-----------------------------------------------------------------------
198 * Dynamic MTD partition support
199 */
68d7d651 200#define CONFIG_CMD_MTDPARTS
942556a9
SR
201#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
202#define CONFIG_FLASH_CFI_MTD
29f8f58f
WD
203#define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
204
205#define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
206 "128k(dtb)," \
207 "1920k(kernel)," \
208 "5632(rootfs)," \
cd82919e 209 "4m(data)"
29f8f58f 210
f12e568c
WD
211/*-----------------------------------------------------------------------
212 * Hardware Information Block
213 */
6d0f6bcf
JCPV
214#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
215#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
216#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
f12e568c
WD
217
218/*-----------------------------------------------------------------------
219 * Cache Configuration
220 */
6d0f6bcf 221#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 222#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 223#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
f12e568c
WD
224#endif
225
226/*-----------------------------------------------------------------------
227 * SYPCR - System Protection Control 11-9
228 * SYPCR can only be written once after reset!
229 *-----------------------------------------------------------------------
230 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
231 */
232#if defined(CONFIG_WATCHDOG)
6d0f6bcf 233#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
f12e568c
WD
234 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
235#else
6d0f6bcf 236#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
f12e568c
WD
237#endif
238
239/*-----------------------------------------------------------------------
240 * SIUMCR - SIU Module Configuration 11-6
241 *-----------------------------------------------------------------------
242 * PCMCIA config., multi-function pin tri-state
243 */
244#ifndef CONFIG_CAN_DRIVER
6d0f6bcf 245#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c 246#else /* we must activate GPL5 in the SIUMCR for CAN */
6d0f6bcf 247#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
f12e568c
WD
248#endif /* CONFIG_CAN_DRIVER */
249
250/*-----------------------------------------------------------------------
251 * TBSCR - Time Base Status and Control 11-26
252 *-----------------------------------------------------------------------
253 * Clear Reference Interrupt Status, Timebase freezing enabled
254 */
6d0f6bcf 255#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
f12e568c
WD
256
257/*-----------------------------------------------------------------------
258 * RTCSC - Real-Time Clock Status and Control Register 11-27
259 *-----------------------------------------------------------------------
260 */
6d0f6bcf 261#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
f12e568c
WD
262
263/*-----------------------------------------------------------------------
264 * PISCR - Periodic Interrupt Status and Control 11-31
265 *-----------------------------------------------------------------------
266 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
267 */
6d0f6bcf 268#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
f12e568c
WD
269
270/*-----------------------------------------------------------------------
271 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
272 *-----------------------------------------------------------------------
273 * Reset PLL lock status sticky bit, timer expired status bit and timer
274 * interrupt status bit
f12e568c 275 */
6d0f6bcf 276#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
f12e568c
WD
277
278/*-----------------------------------------------------------------------
279 * SCCR - System Clock and reset Control Register 15-27
280 *-----------------------------------------------------------------------
281 * Set clock output, timebase and RTC source and divider,
282 * power management and some other internal clocks
283 */
284#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 285#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
f12e568c
WD
286 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
287 SCCR_DFALCD00)
f12e568c
WD
288
289/*-----------------------------------------------------------------------
290 * PCMCIA stuff
291 *-----------------------------------------------------------------------
292 *
293 */
6d0f6bcf
JCPV
294#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
295#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
296#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
297#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
298#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
299#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
300#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
301#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
f12e568c
WD
302
303/*-----------------------------------------------------------------------
304 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
305 *-----------------------------------------------------------------------
306 */
307
8d1165e1 308#define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
f12e568c
WD
309#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
310
311#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
312#undef CONFIG_IDE_LED /* LED for ide not supported */
313#undef CONFIG_IDE_RESET /* reset for ide not supported */
314
6d0f6bcf
JCPV
315#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
316#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
f12e568c 317
6d0f6bcf 318#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
f12e568c 319
6d0f6bcf 320#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
f12e568c
WD
321
322/* Offset for data I/O */
6d0f6bcf 323#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
324
325/* Offset for normal register accesses */
6d0f6bcf 326#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
f12e568c
WD
327
328/* Offset for alternate registers */
6d0f6bcf 329#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
f12e568c
WD
330
331/*-----------------------------------------------------------------------
332 *
333 *-----------------------------------------------------------------------
334 *
335 */
6d0f6bcf 336#define CONFIG_SYS_DER 0
f12e568c
WD
337
338/*
339 * Init Memory Controller:
340 *
341 * BR0/1 and OR0/1 (FLASH)
342 */
343
344#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
345#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
346
347/* used to re-map FLASH both when starting from SRAM or FLASH:
348 * restrict access enough to keep SRAM working (if any)
349 * but not too much to meddle with FLASH accesses
350 */
6d0f6bcf
JCPV
351#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
352#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
f12e568c
WD
353
354/*
355 * FLASH timing:
356 */
6d0f6bcf 357#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
f12e568c 358 OR_SCY_3_CLK | OR_EHTR | OR_BI)
f12e568c 359
6d0f6bcf
JCPV
360#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
361#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
362#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
f12e568c 363
6d0f6bcf
JCPV
364#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
365#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
366#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
f12e568c
WD
367
368/*
369 * BR2/3 and OR2/3 (SDRAM)
370 *
371 */
372#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
373#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
374#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
375
376/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
6d0f6bcf 377#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
f12e568c 378
6d0f6bcf
JCPV
379#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
380#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c
WD
381
382#ifndef CONFIG_CAN_DRIVER
6d0f6bcf
JCPV
383#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
384#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
f12e568c 385#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
6d0f6bcf
JCPV
386#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
387#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
388#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
389#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
f12e568c
WD
390 BR_PS_8 | BR_MS_UPMB | BR_V )
391#endif /* CONFIG_CAN_DRIVER */
392
393/*
394 * Memory Periodic Timer Prescaler
395 *
396 * The Divider for PTA (refresh timer) configuration is based on an
397 * example SDRAM configuration (64 MBit, one bank). The adjustment to
398 * the number of chip selects (NCS) and the actually needed refresh
399 * rate is done by setting MPTPR.
400 *
401 * PTA is calculated from
402 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
403 *
404 * gclk CPU clock (not bus clock!)
405 * Trefresh Refresh cycle * 4 (four word bursts used)
406 *
407 * 4096 Rows from SDRAM example configuration
408 * 1000 factor s -> ms
409 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
410 * 4 Number of refresh cycles per period
411 * 64 Refresh cycle in ms per number of rows
412 * --------------------------------------------
413 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
414 *
415 * 50 MHz => 50.000.000 / Divider = 98
416 * 66 Mhz => 66.000.000 / Divider = 129
417 * 80 Mhz => 80.000.000 / Divider = 156
418 */
e9132ea9 419
6d0f6bcf
JCPV
420#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
421#define CONFIG_SYS_MAMR_PTA 98
f12e568c
WD
422
423/*
424 * For 16 MBit, refresh rates could be 31.3 us
425 * (= 64 ms / 2K = 125 / quad bursts).
426 * For a simpler initialization, 15.6 us is used instead.
427 *
6d0f6bcf
JCPV
428 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
429 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
f12e568c 430 */
6d0f6bcf
JCPV
431#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
432#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
f12e568c
WD
433
434/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
6d0f6bcf
JCPV
435#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
436#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
f12e568c
WD
437
438/*
439 * MAMR settings for SDRAM
440 */
441
442/* 8 column SDRAM */
6d0f6bcf 443#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
444 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
445 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
446/* 9 column SDRAM */
6d0f6bcf 447#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
f12e568c
WD
448 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
449 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
450
7026ead0
HS
451#define CONFIG_HWCONFIG 1
452
f12e568c 453#endif /* __CONFIG_H */