]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/TQM862L.h
rename CFG_ macros to CONFIG_SYS
[people/ms/u-boot.git] / include / configs / TQM862L.h
CommitLineData
d126bfbd 1/*
29f8f58f 2 * (C) Copyright 2000-2008
d126bfbd
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_MPC860 1
37#define CONFIG_MPC860T 1
38#define CONFIG_MPC862 1
39
40#define CONFIG_TQM862L 1 /* ...on a TQM8xxL module */
41
42#define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
43#undef CONFIG_8xx_CONS_SMC2
44#undef CONFIG_8xx_CONS_NONE
45
46#define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
47
ae3af05e 48#define CONFIG_BOOTCOUNT_LIMIT
d126bfbd 49
ae3af05e 50#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
d126bfbd
WD
51
52#define CONFIG_BOARD_TYPES 1 /* support board types */
53
54#define CONFIG_PREBOOT "echo;" \
32bf3d14 55 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
d126bfbd
WD
56 "echo"
57
58#undef CONFIG_BOOTARGS
59
60#define CONFIG_EXTRA_ENV_SETTINGS \
ae3af05e 61 "netdev=eth0\0" \
d126bfbd 62 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 63 "nfsroot=${serverip}:${rootpath}\0" \
d126bfbd 64 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
65 "addip=setenv bootargs ${bootargs} " \
66 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
67 ":${hostname}:${netdev}:off panic=1\0" \
d126bfbd 68 "flash_nfs=run nfsargs addip;" \
fe126d8b 69 "bootm ${kernel_addr}\0" \
d126bfbd 70 "flash_self=run ramargs addip;" \
fe126d8b
WD
71 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
72 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
d126bfbd 73 "rootpath=/opt/eldk/ppc_8xx\0" \
29f8f58f
WD
74 "hostname=TQM862L\0" \
75 "bootfile=TQM862L/uImage\0" \
eb6da805
WD
76 "fdt_addr=40040000\0" \
77 "kernel_addr=40060000\0" \
78 "ramdisk_addr=40200000\0" \
29f8f58f
WD
79 "u-boot=TQM862L/u-image.bin\0" \
80 "load=tftp 200000 ${u-boot}\0" \
81 "update=prot off 40000000 +${filesize};" \
82 "era 40000000 +${filesize};" \
83 "cp.b 200000 40000000 ${filesize};" \
84 "sete filesize;save\0" \
d126bfbd
WD
85 ""
86#define CONFIG_BOOTCOMMAND "run flash_self"
87
88#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 89#undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
d126bfbd
WD
90
91#undef CONFIG_WATCHDOG /* watchdog disabled */
92
93#define CONFIG_STATUS_LED 1 /* Status LED enabled */
94
95#undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
96
37d4bb70
JL
97/*
98 * BOOTP options
99 */
100#define CONFIG_BOOTP_SUBNETMASK
101#define CONFIG_BOOTP_GATEWAY
102#define CONFIG_BOOTP_HOSTNAME
103#define CONFIG_BOOTP_BOOTPATH
104#define CONFIG_BOOTP_BOOTFILESIZE
105
d126bfbd
WD
106
107#define CONFIG_MAC_PARTITION
108#define CONFIG_DOS_PARTITION
109
110#define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
111
d126bfbd 112
2694690e
JL
113/*
114 * Command line configuration.
115 */
116#include <config_cmd_default.h>
117
118#define CONFIG_CMD_ASKENV
119#define CONFIG_CMD_DATE
120#define CONFIG_CMD_DHCP
29f8f58f 121#define CONFIG_CMD_ELF
2694690e 122#define CONFIG_CMD_IDE
29f8f58f 123#define CONFIG_CMD_JFFS2
2694690e
JL
124#define CONFIG_CMD_NFS
125#define CONFIG_CMD_SNTP
126
d126bfbd 127
29f8f58f
WD
128#define CONFIG_NETCONSOLE
129
130
d126bfbd
WD
131/*
132 * Miscellaneous configurable options
133 */
6d0f6bcf
JCPV
134#define CONFIG_SYS_LONGHELP /* undef to save memory */
135#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
d126bfbd 136
2751a95a 137#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
6d0f6bcf
JCPV
138#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
139#ifdef CONFIG_SYS_HUSH_PARSER
140#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
d126bfbd
WD
141#endif
142
2694690e 143#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 144#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
d126bfbd 145#else
6d0f6bcf 146#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
d126bfbd 147#endif
6d0f6bcf
JCPV
148#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
149#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
150#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
d126bfbd 151
6d0f6bcf
JCPV
152#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
153#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
d126bfbd 154
6d0f6bcf 155#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
d126bfbd 156
6d0f6bcf 157#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
d126bfbd 158
6d0f6bcf 159#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
d126bfbd
WD
160
161/*
162 * Low Level Configuration Settings
163 * (address mappings, register initial values, etc.)
164 * You should know what you are doing if you make changes here.
165 */
166/*-----------------------------------------------------------------------
167 * Internal Memory Mapped Register
168 */
6d0f6bcf 169#define CONFIG_SYS_IMMR 0xFFF00000
d126bfbd
WD
170
171/*-----------------------------------------------------------------------
172 * Definitions for initial stack pointer and data area (in DPRAM)
173 */
6d0f6bcf
JCPV
174#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
175#define CONFIG_SYS_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
176#define CONFIG_SYS_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
177#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
178#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
d126bfbd
WD
179
180/*-----------------------------------------------------------------------
181 * Start addresses for the final memory configuration
182 * (Set up by the startup code)
6d0f6bcf 183 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
d126bfbd 184 */
6d0f6bcf
JCPV
185#define CONFIG_SYS_SDRAM_BASE 0x00000000
186#define CONFIG_SYS_FLASH_BASE 0x40000000
187#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
188#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
189#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
d126bfbd
WD
190
191/*
192 * For booting Linux, the board info and command line data
193 * have to be in the first 8 MB of memory, since this is
194 * the maximum mapped by the Linux kernel during initialization.
195 */
6d0f6bcf 196#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
d126bfbd
WD
197
198/*-----------------------------------------------------------------------
199 * FLASH organization
200 */
d126bfbd 201
e318d9e9 202/* use CFI flash driver */
6d0f6bcf 203#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
00b1883a 204#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
6d0f6bcf
JCPV
205#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE+flash_info[0].size }
206#define CONFIG_SYS_FLASH_EMPTY_INFO
207#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
208#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
209#define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
d126bfbd 210
5a1aceb0 211#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
212#define CONFIG_ENV_OFFSET 0x8000 /* Offset of Environment Sector */
213#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
d126bfbd
WD
214
215/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
216#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SIZE)
217#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
d126bfbd 218
6d0f6bcf 219#define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
67c31036 220
7c803be2
WD
221#define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
222
29f8f58f
WD
223/*-----------------------------------------------------------------------
224 * Dynamic MTD partition support
225 */
226#define CONFIG_JFFS2_CMDLINE
227#define MTDIDS_DEFAULT "nor0=TQM8xxL-0"
228
229#define MTDPARTS_DEFAULT "mtdparts=TQM8xxL-0:256k(u-boot)," \
230 "128k(dtb)," \
231 "1664k(kernel)," \
232 "2m(rootfs)," \
cd82919e 233 "4m(data)"
29f8f58f 234
d126bfbd
WD
235/*-----------------------------------------------------------------------
236 * Hardware Information Block
237 */
6d0f6bcf
JCPV
238#define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
239#define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
240#define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
d126bfbd
WD
241
242/*-----------------------------------------------------------------------
243 * Cache Configuration
244 */
6d0f6bcf 245#define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
2694690e 246#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 247#define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
d126bfbd
WD
248#endif
249
250/*-----------------------------------------------------------------------
251 * SYPCR - System Protection Control 11-9
252 * SYPCR can only be written once after reset!
253 *-----------------------------------------------------------------------
254 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
255 */
256#if defined(CONFIG_WATCHDOG)
6d0f6bcf 257#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
d126bfbd
WD
258 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
259#else
6d0f6bcf 260#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
d126bfbd
WD
261#endif
262
263/*-----------------------------------------------------------------------
264 * SIUMCR - SIU Module Configuration 11-6
265 *-----------------------------------------------------------------------
266 * PCMCIA config., multi-function pin tri-state
267 */
268#ifndef CONFIG_CAN_DRIVER
6d0f6bcf 269#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
d126bfbd 270#else /* we must activate GPL5 in the SIUMCR for CAN */
6d0f6bcf 271#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
d126bfbd
WD
272#endif /* CONFIG_CAN_DRIVER */
273
274/*-----------------------------------------------------------------------
275 * TBSCR - Time Base Status and Control 11-26
276 *-----------------------------------------------------------------------
277 * Clear Reference Interrupt Status, Timebase freezing enabled
278 */
6d0f6bcf 279#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
d126bfbd
WD
280
281/*-----------------------------------------------------------------------
282 * RTCSC - Real-Time Clock Status and Control Register 11-27
283 *-----------------------------------------------------------------------
284 */
6d0f6bcf 285#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
d126bfbd
WD
286
287/*-----------------------------------------------------------------------
288 * PISCR - Periodic Interrupt Status and Control 11-31
289 *-----------------------------------------------------------------------
290 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
291 */
6d0f6bcf 292#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
d126bfbd
WD
293
294/*-----------------------------------------------------------------------
295 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
296 *-----------------------------------------------------------------------
297 * Reset PLL lock status sticky bit, timer expired status bit and timer
298 * interrupt status bit
d126bfbd 299 */
6d0f6bcf 300#define CONFIG_SYS_PLPRCR (PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
d126bfbd
WD
301
302/*-----------------------------------------------------------------------
303 * SCCR - System Clock and reset Control Register 15-27
304 *-----------------------------------------------------------------------
305 * Set clock output, timebase and RTC source and divider,
306 * power management and some other internal clocks
307 */
308#define SCCR_MASK SCCR_EBDF11
6d0f6bcf 309#define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
d126bfbd
WD
310 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
311 SCCR_DFALCD00)
d126bfbd
WD
312
313/*-----------------------------------------------------------------------
314 * PCMCIA stuff
315 *-----------------------------------------------------------------------
316 *
317 */
6d0f6bcf
JCPV
318#define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
319#define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
320#define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
321#define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
322#define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
323#define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
324#define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
325#define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
d126bfbd
WD
326
327/*-----------------------------------------------------------------------
328 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
329 *-----------------------------------------------------------------------
330 */
331
332#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
333
334#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
335#undef CONFIG_IDE_LED /* LED for ide not supported */
336#undef CONFIG_IDE_RESET /* reset for ide not supported */
337
6d0f6bcf
JCPV
338#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
339#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
d126bfbd 340
6d0f6bcf 341#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
d126bfbd 342
6d0f6bcf 343#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
d126bfbd
WD
344
345/* Offset for data I/O */
6d0f6bcf 346#define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
d126bfbd
WD
347
348/* Offset for normal register accesses */
6d0f6bcf 349#define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
d126bfbd
WD
350
351/* Offset for alternate registers */
6d0f6bcf 352#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
d126bfbd
WD
353
354/*-----------------------------------------------------------------------
355 *
356 *-----------------------------------------------------------------------
357 *
358 */
6d0f6bcf 359#define CONFIG_SYS_DER 0
d126bfbd
WD
360
361/*
362 * Init Memory Controller:
363 *
364 * BR0/1 and OR0/1 (FLASH)
365 */
366
367#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
71f95118 368#define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #1 */
d126bfbd
WD
369
370/* used to re-map FLASH both when starting from SRAM or FLASH:
371 * restrict access enough to keep SRAM working (if any)
372 * but not too much to meddle with FLASH accesses
373 */
6d0f6bcf
JCPV
374#define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
375#define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
d126bfbd
WD
376
377/*
378 * FLASH timing:
379 */
6d0f6bcf 380#define CONFIG_SYS_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_TRLX | OR_CSNT_SAM | \
d126bfbd 381 OR_SCY_3_CLK | OR_EHTR | OR_BI)
d126bfbd 382
6d0f6bcf
JCPV
383#define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
384#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
385#define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
d126bfbd 386
6d0f6bcf
JCPV
387#define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
388#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
389#define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
d126bfbd
WD
390
391/*
392 * BR2/3 and OR2/3 (SDRAM)
393 *
394 */
395#define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
396#define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
397#define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
398
399/* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
6d0f6bcf 400#define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
d126bfbd 401
6d0f6bcf
JCPV
402#define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
403#define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
d126bfbd
WD
404
405#ifndef CONFIG_CAN_DRIVER
6d0f6bcf
JCPV
406#define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
407#define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
d126bfbd 408#else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
6d0f6bcf
JCPV
409#define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
410#define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
411#define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
412#define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
d126bfbd
WD
413 BR_PS_8 | BR_MS_UPMB | BR_V )
414#endif /* CONFIG_CAN_DRIVER */
415
416/*
417 * Memory Periodic Timer Prescaler
418 *
419 * The Divider for PTA (refresh timer) configuration is based on an
420 * example SDRAM configuration (64 MBit, one bank). The adjustment to
421 * the number of chip selects (NCS) and the actually needed refresh
422 * rate is done by setting MPTPR.
423 *
424 * PTA is calculated from
425 * PTA = (gclk * Trefresh) / ((2 ^ (2 * DFBRG)) * PTP * NCS)
426 *
427 * gclk CPU clock (not bus clock!)
428 * Trefresh Refresh cycle * 4 (four word bursts used)
429 *
430 * 4096 Rows from SDRAM example configuration
431 * 1000 factor s -> ms
432 * 32 PTP (pre-divider from MPTPR) from SDRAM example configuration
433 * 4 Number of refresh cycles per period
434 * 64 Refresh cycle in ms per number of rows
435 * --------------------------------------------
436 * Divider = 4096 * 32 * 1000 / (4 * 64) = 512000
437 *
73a8b27c
WD
438 * 50 MHz => 50.000.000 / Divider = 98
439 * 66 Mhz => 66.000.000 / Divider = 129
440 * 80 Mhz => 80.000.000 / Divider = 156
441 * 100 Mhz => 100.000.000 / Divider = 195
d126bfbd 442 */
e9132ea9 443
6d0f6bcf
JCPV
444#define CONFIG_SYS_PTA_PER_CLK ((4096 * 32 * 1000) / (4 * 64))
445#define CONFIG_SYS_MAMR_PTA 98
d126bfbd
WD
446
447/*
448 * For 16 MBit, refresh rates could be 31.3 us
449 * (= 64 ms / 2K = 125 / quad bursts).
450 * For a simpler initialization, 15.6 us is used instead.
451 *
6d0f6bcf
JCPV
452 * #define CONFIG_SYS_MPTPR_2BK_2K MPTPR_PTP_DIV32 for 2 banks
453 * #define CONFIG_SYS_MPTPR_1BK_2K MPTPR_PTP_DIV64 for 1 bank
d126bfbd 454 */
6d0f6bcf
JCPV
455#define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
456#define CONFIG_SYS_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
d126bfbd
WD
457
458/* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
6d0f6bcf
JCPV
459#define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
460#define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
d126bfbd
WD
461
462/*
463 * MAMR settings for SDRAM
464 */
465
466/* 8 column SDRAM */
6d0f6bcf 467#define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
d126bfbd
WD
468 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
469 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
470/* 9 column SDRAM */
6d0f6bcf 471#define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
d126bfbd
WD
472 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
473 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
474
475
476/*
477 * Internal Definitions
478 *
479 * Boot Flags
480 */
481#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
482#define BOOTFLAG_WARM 0x02 /* Software reboot */
483
484#define CONFIG_NET_MULTI
485#define CONFIG_SCC1_ENET
486#define CONFIG_FEC_ENET
487#define CONFIG_ETHPRIME "SCC ETHERNET"
488
489#endif /* __CONFIG_H */