]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/corenet_ds.h
configs: Finish migration of PHY_GIGE
[people/ms/u-boot.git] / include / configs / corenet_ds.h
CommitLineData
d1712369 1/*
3d7506fa 2 * Copyright 2009-2012 Freescale Semiconductor, Inc.
d1712369 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
d1712369
KG
5 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include "../board/freescale/common/ics307_clk.h"
14
2a9fab82 15#ifdef CONFIG_RAMBOOT_PBL
467a40df
AB
16#ifdef CONFIG_SECURE_BOOT
17#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
18#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
19#ifdef CONFIG_NAND
20#define CONFIG_RAMBOOT_NAND
21#endif
5050f6f0 22#define CONFIG_BOOTSCRIPT_COPY_RAM
467a40df 23#else
2a9fab82
SX
24#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
25#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
e4536f8e 26#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
850af2c7 27#if defined(CONFIG_TARGET_P3041DS)
e4536f8e 28#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
529fb062 29#elif defined(CONFIG_TARGET_P4080DS)
e4536f8e 30#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
3b83649d 31#elif defined(CONFIG_TARGET_P5020DS)
e4536f8e 32#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
161b4724 33#elif defined(CONFIG_TARGET_P5040DS)
e4536f8e 34#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
5d898a00 35#endif
2a9fab82 36#endif
467a40df 37#endif
2a9fab82 38
461632bd 39#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
292dc6c5 40/* Set 1M boot space */
461632bd
LG
41#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
42#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
43 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
292dc6c5 44#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
292dc6c5
LG
45#endif
46
d1712369 47/* High Level Configuration Options */
d1712369 48#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
d1712369
KG
49#define CONFIG_MP /* support multiple processors */
50
ed179152 51#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 52#define CONFIG_SYS_TEXT_BASE 0xeff40000
ed179152
KG
53#endif
54
7a577fda
KG
55#ifndef CONFIG_RESET_VECTOR_ADDRESS
56#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
57#endif
58
d1712369 59#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
51370d56 60#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
b38eaec5
RD
61#define CONFIG_PCIE1 /* PCIE controller 1 */
62#define CONFIG_PCIE2 /* PCIE controller 2 */
d1712369
KG
63#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
64#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
d1712369 65
d1712369
KG
66#define CONFIG_ENV_OVERWRITE
67
e856bdcf 68#ifndef CONFIG_MTD_NOR_FLASH
d1712369 69#else
d1712369
KG
70#define CONFIG_FLASH_CFI_DRIVER
71#define CONFIG_SYS_FLASH_CFI
80e5c83a 72#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
be827c7a
SX
73#endif
74
75#if defined(CONFIG_SPIFLASH)
76#define CONFIG_SYS_EXTRA_ENV_RELOC
be827c7a
SX
77#define CONFIG_ENV_SPI_BUS 0
78#define CONFIG_ENV_SPI_CS 0
79#define CONFIG_ENV_SPI_MAX_HZ 10000000
80#define CONFIG_ENV_SPI_MODE 0
81#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
82#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
83#define CONFIG_ENV_SECT_SIZE 0x10000
84#elif defined(CONFIG_SDCARD)
85#define CONFIG_SYS_EXTRA_ENV_RELOC
4394d0c2 86#define CONFIG_FSL_FIXED_MMC_LOCATION
be827c7a
SX
87#define CONFIG_SYS_MMC_ENV_DEV 0
88#define CONFIG_ENV_SIZE 0x2000
e222b1f3 89#define CONFIG_ENV_OFFSET (512 * 1658)
374a235d
SX
90#elif defined(CONFIG_NAND)
91#define CONFIG_SYS_EXTRA_ENV_RELOC
374a235d 92#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
e222b1f3 93#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
461632bd 94#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
0a85a9e7
LG
95#define CONFIG_ENV_ADDR 0xffe20000
96#define CONFIG_ENV_SIZE 0x2000
fd0451e4
LG
97#elif defined(CONFIG_ENV_IS_NOWHERE)
98#define CONFIG_ENV_SIZE 0x2000
be827c7a 99#else
2a9fab82 100#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
be827c7a
SX
101#define CONFIG_ENV_SIZE 0x2000
102#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
d1712369
KG
103#endif
104
105#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
d1712369
KG
106
107/*
108 * These can be toggled for performance analysis, otherwise use default.
109 */
110#define CONFIG_SYS_CACHE_STASHING
111#define CONFIG_BACKSIDE_L2_CACHE
112#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
113#define CONFIG_BTB /* toggle branch predition */
8ed20f2c 114#define CONFIG_DDR_ECC
d1712369
KG
115#ifdef CONFIG_DDR_ECC
116#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
117#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
118#endif
119
120#define CONFIG_ENABLE_36BIT_PHYS
121
122#ifdef CONFIG_PHYS_64BIT
123#define CONFIG_ADDR_MAP
124#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
125#endif
126
4672e1ea 127#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
d1712369
KG
128#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
129#define CONFIG_SYS_MEMTEST_END 0x00400000
130#define CONFIG_SYS_ALT_MEMTEST
131#define CONFIG_PANIC_HANG /* do not reset board on panic */
132
2a9fab82
SX
133/*
134 * Config the L3 Cache as L3 SRAM
135 */
136#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
137#ifdef CONFIG_PHYS_64BIT
138#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
139#else
140#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
141#endif
142#define CONFIG_SYS_L3_SIZE (1024 << 10)
143#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
144
d1712369
KG
145#ifdef CONFIG_PHYS_64BIT
146#define CONFIG_SYS_DCSRBAR 0xf0000000
147#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
148#endif
149
150/* EEPROM */
151#define CONFIG_ID_EEPROM
152#define CONFIG_SYS_I2C_EEPROM_NXID
153#define CONFIG_SYS_EEPROM_BUS_NUM 0
154#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
155#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
156
157/*
158 * DDR Setup
159 */
160#define CONFIG_VERY_BIG_RAM
161#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
162#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
163
164#define CONFIG_DIMM_SLOTS_PER_CTLR 1
90870d98 165#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
d1712369
KG
166
167#define CONFIG_DDR_SPD
d1712369 168
d1712369
KG
169#define CONFIG_SYS_SPD_BUS_NUM 1
170#define SPD_EEPROM_ADDRESS1 0x51
171#define SPD_EEPROM_ADDRESS2 0x52
e02aea61 172#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
28a96671 173#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
d1712369
KG
174
175/*
176 * Local Bus Definitions
177 */
178
179/* Set the local bus clock 1/8 of platform clock */
180#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
181
182#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
183#ifdef CONFIG_PHYS_64BIT
184#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
185#else
186#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
187#endif
188
374a235d 189#define CONFIG_SYS_FLASH_BR_PRELIM \
7ee41107 190 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
374a235d
SX
191 | BR_PS_16 | BR_V)
192#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
d1712369
KG
193 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
194
195#define CONFIG_SYS_BR1_PRELIM \
196 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
197#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
198
d1712369
KG
199#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
200#ifdef CONFIG_PHYS_64BIT
201#define PIXIS_BASE_PHYS 0xfffdf0000ull
202#else
203#define PIXIS_BASE_PHYS PIXIS_BASE
204#endif
205
206#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
207#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
208
209#define PIXIS_LBMAP_SWITCH 7
210#define PIXIS_LBMAP_MASK 0xf0
211#define PIXIS_LBMAP_SHIFT 4
212#define PIXIS_LBMAP_ALTBANK 0x40
213
214#define CONFIG_SYS_FLASH_QUIET_TEST
215#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
216
217#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
218#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
219#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
220#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
221
14d0a02a 222#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
d1712369 223
2a9fab82
SX
224#if defined(CONFIG_RAMBOOT_PBL)
225#define CONFIG_SYS_RAMBOOT
226#endif
227
e02aea61 228/* Nand Flash */
e02aea61
KG
229#ifdef CONFIG_NAND_FSL_ELBC
230#define CONFIG_SYS_NAND_BASE 0xffa00000
231#ifdef CONFIG_PHYS_64BIT
232#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
233#else
234#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
235#endif
236
237#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
238#define CONFIG_SYS_MAX_NAND_DEVICE 1
e02aea61
KG
239#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
240
241/* NAND flash config */
242#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
243 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
244 | BR_PS_8 /* Port Size = 8 bit */ \
245 | BR_MS_FCM /* MSEL = FCM */ \
246 | BR_V) /* valid */
247#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
248 | OR_FCM_PGS /* Large Page*/ \
249 | OR_FCM_CSCT \
250 | OR_FCM_CST \
251 | OR_FCM_CHT \
252 | OR_FCM_SCY_1 \
253 | OR_FCM_TRLX \
254 | OR_FCM_EHTR)
255
374a235d
SX
256#ifdef CONFIG_NAND
257#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
258#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
259#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
260#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
261#else
262#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
263#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
264#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
265#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
266#endif
374a235d
SX
267#else
268#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
269#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
c6d33901 270#endif /* CONFIG_NAND_FSL_ELBC */
e02aea61 271
d1712369
KG
272#define CONFIG_SYS_FLASH_EMPTY_INFO
273#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
274#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
275
d1712369
KG
276#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
277#define CONFIG_MISC_INIT_R
278
279#define CONFIG_HWCONFIG
280
281/* define to use L1 as initial stack */
282#define CONFIG_L1_INIT_RAM
283#define CONFIG_SYS_INIT_RAM_LOCK
284#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
285#ifdef CONFIG_PHYS_64BIT
286#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
287#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
288/* The assembler doesn't like typecast */
289#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
290 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
291 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
292#else
293#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
294#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
295#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
296#endif
553f0982 297#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
d1712369 298
25ddd1fb 299#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
d1712369
KG
300#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
301
9307cbab 302#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
d1712369
KG
303#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
304
305/* Serial Port - controlled on board with jumper J8
306 * open - index 2
307 * shorted - index 1
308 */
309#define CONFIG_CONS_INDEX 1
d1712369
KG
310#define CONFIG_SYS_NS16550_SERIAL
311#define CONFIG_SYS_NS16550_REG_SIZE 1
312#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
313
314#define CONFIG_SYS_BAUDRATE_TABLE \
315 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
316
317#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
318#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
319#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
320#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
321
d1712369 322/* I2C */
00f792e0
HS
323#define CONFIG_SYS_I2C
324#define CONFIG_SYS_I2C_FSL
325#define CONFIG_SYS_FSL_I2C_SPEED 400000
326#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
327#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
328#define CONFIG_SYS_FSL_I2C2_SPEED 400000
329#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
330#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
d1712369
KG
331
332/*
333 * RapidIO
334 */
a09b9b68 335#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
d1712369 336#ifdef CONFIG_PHYS_64BIT
a09b9b68 337#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
d1712369 338#else
a09b9b68 339#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
d1712369 340#endif
a09b9b68 341#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
d1712369 342
a09b9b68 343#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
d1712369 344#ifdef CONFIG_PHYS_64BIT
a09b9b68 345#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
d1712369 346#else
a09b9b68 347#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
d1712369 348#endif
a09b9b68 349#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
d1712369 350
5ffa88ec
LG
351/*
352 * for slave u-boot IMAGE instored in master memory space,
353 * PHYS must be aligned based on the SIZE
354 */
e4911815
LG
355#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
356#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
357#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
358#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
3f1af81b 359/*
ff65f126 360 * for slave UCODE and ENV instored in master memory space,
3f1af81b
LG
361 * PHYS must be aligned based on the SIZE
362 */
e4911815 363#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
b5f7c873
LG
364#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
365#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
ff65f126 366
5056c8e0 367/* slave core release by master*/
b5f7c873
LG
368#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
369#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
5ffa88ec 370
292dc6c5 371/*
461632bd 372 * SRIO_PCIE_BOOT - SLAVE
292dc6c5 373 */
461632bd
LG
374#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
375#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
376#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
377 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
292dc6c5
LG
378#endif
379
2dd3095d
SX
380/*
381 * eSPI - Enhanced SPI
382 */
2dd3095d
SX
383#define CONFIG_SF_DEFAULT_SPEED 10000000
384#define CONFIG_SF_DEFAULT_MODE 0
385
d1712369
KG
386/*
387 * General PCI
388 * Memory space is mapped 1-1, but I/O space must start from 0.
389 */
390
391/* controller 1, direct to uli, tgtid 3, Base address 20000 */
392#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
393#ifdef CONFIG_PHYS_64BIT
394#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
395#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
396#else
397#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
398#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
399#endif
400#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
401#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
402#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
403#ifdef CONFIG_PHYS_64BIT
404#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
405#else
406#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
407#endif
408#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
409
410/* controller 2, Slot 2, tgtid 2, Base address 201000 */
411#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
412#ifdef CONFIG_PHYS_64BIT
413#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
414#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
415#else
416#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
417#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
418#endif
419#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
420#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
421#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
422#ifdef CONFIG_PHYS_64BIT
423#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
424#else
425#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
426#endif
427#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
428
429/* controller 3, Slot 1, tgtid 1, Base address 202000 */
02bb4989 430#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
d1712369
KG
431#ifdef CONFIG_PHYS_64BIT
432#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
433#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
434#else
435#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
436#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
437#endif
438#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
439#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
440#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
441#ifdef CONFIG_PHYS_64BIT
442#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
443#else
444#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
445#endif
446#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
447
1bf8e9fd
KG
448/* controller 4, Base address 203000 */
449#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
450#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
451#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
452#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
453#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
454#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
455
d1712369 456/* Qman/Bman */
24995d82 457#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
d1712369
KG
458#define CONFIG_SYS_BMAN_NUM_PORTALS 10
459#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
460#ifdef CONFIG_PHYS_64BIT
461#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
462#else
463#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
464#endif
465#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
3fa66db4
JL
466#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
467#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
468#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
469#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
470#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
471 CONFIG_SYS_BMAN_CENA_SIZE)
472#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
473#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
d1712369
KG
474#define CONFIG_SYS_QMAN_NUM_PORTALS 10
475#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
476#ifdef CONFIG_PHYS_64BIT
477#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
478#else
479#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
480#endif
481#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
3fa66db4
JL
482#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
483#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
484#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
485#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
486#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
487 CONFIG_SYS_QMAN_CENA_SIZE)
488#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
489#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
d1712369
KG
490
491#define CONFIG_SYS_DPAA_FMAN
492#define CONFIG_SYS_DPAA_PME
493/* Default address of microcode for the Linux Fman driver */
ffadc441
TT
494#if defined(CONFIG_SPIFLASH)
495/*
496 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
497 * env, so we got 0x110000.
498 */
f2717b47 499#define CONFIG_SYS_QE_FW_IN_SPIFLASH
dcf1d774 500#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
ffadc441
TT
501#elif defined(CONFIG_SDCARD)
502/*
503 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
e222b1f3
PK
504 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
505 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
ffadc441 506 */
f2717b47 507#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
dcf1d774 508#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
ffadc441 509#elif defined(CONFIG_NAND)
f2717b47 510#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
dcf1d774 511#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
461632bd 512#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
292dc6c5
LG
513/*
514 * Slave has no ucode locally, it can fetch this from remote. When implementing
515 * in two corenet boards, slave's ucode could be stored in master's memory
516 * space, the address can be mapped from slave TLB->slave LAW->
461632bd
LG
517 * slave SRIO or PCIE outbound window->master inbound window->
518 * master LAW->the ucode address in master's memory space.
292dc6c5
LG
519 */
520#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
dcf1d774 521#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
d1712369 522#else
f2717b47 523#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 524#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
d1712369 525#endif
f2717b47
TT
526#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
527#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
d1712369
KG
528
529#ifdef CONFIG_SYS_DPAA_FMAN
530#define CONFIG_FMAN_ENET
2915609a
AF
531#define CONFIG_PHYLIB_10G
532#define CONFIG_PHY_VITESSE
533#define CONFIG_PHY_TERANETICS
d1712369
KG
534#endif
535
536#ifdef CONFIG_PCI
842033e6 537#define CONFIG_PCI_INDIRECT_BRIDGE
d1712369 538
d1712369 539#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
d1712369
KG
540#endif /* CONFIG_PCI */
541
542/* SATA */
543#ifdef CONFIG_FSL_SATA_V2
544#define CONFIG_LIBATA
545#define CONFIG_FSL_SATA
546
547#define CONFIG_SYS_SATA_MAX_DEVICE 2
548#define CONFIG_SATA1
549#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
550#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
551#define CONFIG_SATA2
552#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
553#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
554
555#define CONFIG_LBA48
d1712369
KG
556#endif
557
558#ifdef CONFIG_FMAN_ENET
559#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
560#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
561#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
562#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
563#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
564
d1712369
KG
565#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
566#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
567#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
568#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
569#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
d1712369
KG
570
571#define CONFIG_SYS_TBIPA_VALUE 8
572#define CONFIG_MII /* MII PHY management */
573#define CONFIG_ETHPRIME "FM1@DTSEC1"
d1712369
KG
574#endif
575
576/*
577 * Environment
578 */
d1712369
KG
579#define CONFIG_LOADS_ECHO /* echo on for serial download */
580#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
581
582/*
583 * Command line configuration.
584 */
9570cbda 585#define CONFIG_CMD_REGINFO
d1712369
KG
586
587#ifdef CONFIG_PCI
588#define CONFIG_CMD_PCI
d1712369
KG
589#endif
590
591/*
592* USB
593*/
3d7506fa 594#define CONFIG_HAS_FSL_DR_USB
595#define CONFIG_HAS_FSL_MPH_USB
596
597#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
d1712369
KG
598#define CONFIG_USB_EHCI_FSL
599#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
3d7506fa 600#endif
d1712369 601
d1712369
KG
602#ifdef CONFIG_MMC
603#define CONFIG_FSL_ESDHC
604#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
605#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
d1712369
KG
606#endif
607
608/*
609 * Miscellaneous configurable options
610 */
611#define CONFIG_SYS_LONGHELP /* undef to save memory */
612#define CONFIG_CMDLINE_EDITING /* Command-line editing */
613#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
614#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
d1712369
KG
615#ifdef CONFIG_CMD_KGDB
616#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
617#else
618#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
619#endif
620#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
621#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
622#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
d1712369
KG
623
624/*
625 * For booting Linux, the board info and command line data
a832ac41 626 * have to be in the first 64 MB of memory, since this is
d1712369
KG
627 * the maximum mapped by the Linux kernel during initialization.
628 */
a832ac41
KG
629#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
630#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
d1712369 631
d1712369
KG
632#ifdef CONFIG_CMD_KGDB
633#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
d1712369
KG
634#endif
635
636/*
637 * Environment Configuration
638 */
8b3637c6 639#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 640#define CONFIG_BOOTFILE "uImage"
d1712369
KG
641#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
642
643/* default location for tftp and bootm */
644#define CONFIG_LOADADDR 1000000
645
529fb062 646#ifdef CONFIG_TARGET_P4080DS
68d4230c
RM
647#define __USB_PHY_TYPE ulpi
648#else
649#define __USB_PHY_TYPE utmi
650#endif
651
d1712369 652#define CONFIG_EXTRA_ENV_SETTINGS \
c2b3b640 653 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
68d4230c 654 "bank_intlv=cs0_cs1;" \
55964bb6 655 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
656 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
d1712369 657 "netdev=eth0\0" \
5368c55d
MV
658 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
659 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
c2b3b640
EM
660 "tftpflash=tftpboot $loadaddr $uboot && " \
661 "protect off $ubootaddr +$filesize && " \
662 "erase $ubootaddr +$filesize && " \
663 "cp.b $loadaddr $ubootaddr $filesize && " \
664 "protect on $ubootaddr +$filesize && " \
665 "cmp.b $loadaddr $ubootaddr $filesize\0" \
d1712369
KG
666 "consoledev=ttyS0\0" \
667 "ramdiskaddr=2000000\0" \
668 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
b24a4f62 669 "fdtaddr=1e00000\0" \
d1712369 670 "fdtfile=p4080ds/p4080ds.dtb\0" \
3246584d 671 "bdev=sda3\0"
d1712369
KG
672
673#define CONFIG_HDBOOT \
674 "setenv bootargs root=/dev/$bdev rw " \
675 "console=$consoledev,$baudrate $othbootargs;" \
676 "tftp $loadaddr $bootfile;" \
677 "tftp $fdtaddr $fdtfile;" \
678 "bootm $loadaddr - $fdtaddr"
679
680#define CONFIG_NFSBOOTCOMMAND \
681 "setenv bootargs root=/dev/nfs rw " \
682 "nfsroot=$serverip:$rootpath " \
683 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
684 "console=$consoledev,$baudrate $othbootargs;" \
685 "tftp $loadaddr $bootfile;" \
686 "tftp $fdtaddr $fdtfile;" \
687 "bootm $loadaddr - $fdtaddr"
688
689#define CONFIG_RAMBOOTCOMMAND \
690 "setenv bootargs root=/dev/ram rw " \
691 "console=$consoledev,$baudrate $othbootargs;" \
692 "tftp $ramdiskaddr $ramdiskfile;" \
693 "tftp $loadaddr $bootfile;" \
694 "tftp $fdtaddr $fdtfile;" \
695 "bootm $loadaddr $ramdiskaddr $fdtaddr"
696
697#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
698
7065b7d4 699#include <asm/fsl_secure_boot.h>
7065b7d4 700
d1712369 701#endif /* __CONFIG_H */