]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/corenet_ds.h
Move defaults from config_cmd_default.h to Kconfig
[people/ms/u-boot.git] / include / configs / corenet_ds.h
CommitLineData
d1712369 1/*
3d7506fa 2 * Copyright 2009-2012 Freescale Semiconductor, Inc.
d1712369 3 *
1a459660 4 * SPDX-License-Identifier: GPL-2.0+
d1712369
KG
5 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
15672c6d
YS
13#define CONFIG_SYS_GENERIC_BOARD
14#define CONFIG_DISPLAY_BOARDINFO
15
d1712369
KG
16#include "../board/freescale/common/ics307_clk.h"
17
2a9fab82
SX
18#ifdef CONFIG_RAMBOOT_PBL
19#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
20#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
e4536f8e 21#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
5d898a00 22#if defined(CONFIG_P3041DS)
e4536f8e 23#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
5d898a00 24#elif defined(CONFIG_P4080DS)
e4536f8e 25#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
5d898a00 26#elif defined(CONFIG_P5020DS)
e4536f8e 27#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
94025b1c 28#elif defined(CONFIG_P5040DS)
e4536f8e 29#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
5d898a00 30#endif
2a9fab82
SX
31#endif
32
461632bd 33#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
292dc6c5 34/* Set 1M boot space */
461632bd
LG
35#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
36#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
37 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
292dc6c5
LG
38#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
39#define CONFIG_SYS_NO_FLASH
40#endif
41
d1712369
KG
42/* High Level Configuration Options */
43#define CONFIG_BOOKE
44#define CONFIG_E500 /* BOOKE e500 family */
45#define CONFIG_E500MC /* BOOKE e500mc family */
46#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
d1712369
KG
47#define CONFIG_MP /* support multiple processors */
48
ed179152 49#ifndef CONFIG_SYS_TEXT_BASE
e222b1f3 50#define CONFIG_SYS_TEXT_BASE 0xeff40000
ed179152
KG
51#endif
52
7a577fda
KG
53#ifndef CONFIG_RESET_VECTOR_ADDRESS
54#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
55#endif
56
d1712369
KG
57#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
58#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
59#define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
737537ef 60#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
d1712369
KG
61#define CONFIG_PCI /* Enable PCI/PCIE */
62#define CONFIG_PCIE1 /* PCIE controler 1 */
63#define CONFIG_PCIE2 /* PCIE controler 2 */
d1712369
KG
64#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
65#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
d1712369 66
d1712369
KG
67#define CONFIG_FSL_LAW /* Use common FSL init code */
68
69#define CONFIG_ENV_OVERWRITE
70
71#ifdef CONFIG_SYS_NO_FLASH
461632bd 72#if !defined(CONFIG_SRIO_PCIE_BOOT_SLAVE) && !defined(CONFIG_RAMBOOT_PBL)
d1712369 73#define CONFIG_ENV_IS_NOWHERE
0a85a9e7 74#endif
d1712369 75#else
d1712369
KG
76#define CONFIG_FLASH_CFI_DRIVER
77#define CONFIG_SYS_FLASH_CFI
80e5c83a 78#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
be827c7a
SX
79#endif
80
81#if defined(CONFIG_SPIFLASH)
82#define CONFIG_SYS_EXTRA_ENV_RELOC
83#define CONFIG_ENV_IS_IN_SPI_FLASH
84#define CONFIG_ENV_SPI_BUS 0
85#define CONFIG_ENV_SPI_CS 0
86#define CONFIG_ENV_SPI_MAX_HZ 10000000
87#define CONFIG_ENV_SPI_MODE 0
88#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
89#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
90#define CONFIG_ENV_SECT_SIZE 0x10000
91#elif defined(CONFIG_SDCARD)
92#define CONFIG_SYS_EXTRA_ENV_RELOC
93#define CONFIG_ENV_IS_IN_MMC
4394d0c2 94#define CONFIG_FSL_FIXED_MMC_LOCATION
be827c7a
SX
95#define CONFIG_SYS_MMC_ENV_DEV 0
96#define CONFIG_ENV_SIZE 0x2000
e222b1f3 97#define CONFIG_ENV_OFFSET (512 * 1658)
374a235d
SX
98#elif defined(CONFIG_NAND)
99#define CONFIG_SYS_EXTRA_ENV_RELOC
100#define CONFIG_ENV_IS_IN_NAND
101#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
e222b1f3 102#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
461632bd 103#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
0a85a9e7
LG
104#define CONFIG_ENV_IS_IN_REMOTE
105#define CONFIG_ENV_ADDR 0xffe20000
106#define CONFIG_ENV_SIZE 0x2000
fd0451e4
LG
107#elif defined(CONFIG_ENV_IS_NOWHERE)
108#define CONFIG_ENV_SIZE 0x2000
be827c7a
SX
109#else
110#define CONFIG_ENV_IS_IN_FLASH
2a9fab82 111#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
be827c7a
SX
112#define CONFIG_ENV_SIZE 0x2000
113#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
d1712369
KG
114#endif
115
116#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
d1712369
KG
117
118/*
119 * These can be toggled for performance analysis, otherwise use default.
120 */
121#define CONFIG_SYS_CACHE_STASHING
122#define CONFIG_BACKSIDE_L2_CACHE
123#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
124#define CONFIG_BTB /* toggle branch predition */
8ed20f2c 125#define CONFIG_DDR_ECC
d1712369
KG
126#ifdef CONFIG_DDR_ECC
127#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
128#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
129#endif
130
131#define CONFIG_ENABLE_36BIT_PHYS
132
133#ifdef CONFIG_PHYS_64BIT
134#define CONFIG_ADDR_MAP
135#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
136#endif
137
4672e1ea 138#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
d1712369
KG
139#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
140#define CONFIG_SYS_MEMTEST_END 0x00400000
141#define CONFIG_SYS_ALT_MEMTEST
142#define CONFIG_PANIC_HANG /* do not reset board on panic */
143
2a9fab82
SX
144/*
145 * Config the L3 Cache as L3 SRAM
146 */
147#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
148#ifdef CONFIG_PHYS_64BIT
149#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
150#else
151#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
152#endif
153#define CONFIG_SYS_L3_SIZE (1024 << 10)
154#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
155
d1712369
KG
156#ifdef CONFIG_PHYS_64BIT
157#define CONFIG_SYS_DCSRBAR 0xf0000000
158#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
159#endif
160
161/* EEPROM */
162#define CONFIG_ID_EEPROM
163#define CONFIG_SYS_I2C_EEPROM_NXID
164#define CONFIG_SYS_EEPROM_BUS_NUM 0
165#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
166#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
167
168/*
169 * DDR Setup
170 */
171#define CONFIG_VERY_BIG_RAM
172#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
173#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
174
175#define CONFIG_DIMM_SLOTS_PER_CTLR 1
90870d98 176#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
d1712369
KG
177
178#define CONFIG_DDR_SPD
5614e71b 179#define CONFIG_SYS_FSL_DDR3
d1712369 180
d1712369
KG
181#define CONFIG_SYS_SPD_BUS_NUM 1
182#define SPD_EEPROM_ADDRESS1 0x51
183#define SPD_EEPROM_ADDRESS2 0x52
e02aea61 184#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
28a96671 185#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
d1712369
KG
186
187/*
188 * Local Bus Definitions
189 */
190
191/* Set the local bus clock 1/8 of platform clock */
192#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
193
194#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
195#ifdef CONFIG_PHYS_64BIT
196#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
197#else
198#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
199#endif
200
374a235d 201#define CONFIG_SYS_FLASH_BR_PRELIM \
7ee41107 202 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
374a235d
SX
203 | BR_PS_16 | BR_V)
204#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
d1712369
KG
205 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
206
207#define CONFIG_SYS_BR1_PRELIM \
208 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
209#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
210
d1712369
KG
211#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
212#ifdef CONFIG_PHYS_64BIT
213#define PIXIS_BASE_PHYS 0xfffdf0000ull
214#else
215#define PIXIS_BASE_PHYS PIXIS_BASE
216#endif
217
218#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
219#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
220
221#define PIXIS_LBMAP_SWITCH 7
222#define PIXIS_LBMAP_MASK 0xf0
223#define PIXIS_LBMAP_SHIFT 4
224#define PIXIS_LBMAP_ALTBANK 0x40
225
226#define CONFIG_SYS_FLASH_QUIET_TEST
227#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
228
229#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
230#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
231#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
232#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
233
14d0a02a 234#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
d1712369 235
2a9fab82
SX
236#if defined(CONFIG_RAMBOOT_PBL)
237#define CONFIG_SYS_RAMBOOT
238#endif
239
e02aea61 240/* Nand Flash */
e02aea61
KG
241#ifdef CONFIG_NAND_FSL_ELBC
242#define CONFIG_SYS_NAND_BASE 0xffa00000
243#ifdef CONFIG_PHYS_64BIT
244#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
245#else
246#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
247#endif
248
249#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
250#define CONFIG_SYS_MAX_NAND_DEVICE 1
e02aea61
KG
251#define CONFIG_CMD_NAND
252#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
253
254/* NAND flash config */
255#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
256 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
257 | BR_PS_8 /* Port Size = 8 bit */ \
258 | BR_MS_FCM /* MSEL = FCM */ \
259 | BR_V) /* valid */
260#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
261 | OR_FCM_PGS /* Large Page*/ \
262 | OR_FCM_CSCT \
263 | OR_FCM_CST \
264 | OR_FCM_CHT \
265 | OR_FCM_SCY_1 \
266 | OR_FCM_TRLX \
267 | OR_FCM_EHTR)
268
374a235d
SX
269#ifdef CONFIG_NAND
270#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
271#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
272#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
273#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
274#else
275#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
276#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
277#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
278#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
279#endif
374a235d
SX
280#else
281#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
282#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
c6d33901 283#endif /* CONFIG_NAND_FSL_ELBC */
e02aea61 284
d1712369
KG
285#define CONFIG_SYS_FLASH_EMPTY_INFO
286#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
287#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
288
289#define CONFIG_BOARD_EARLY_INIT_F
290#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
291#define CONFIG_MISC_INIT_R
292
293#define CONFIG_HWCONFIG
294
295/* define to use L1 as initial stack */
296#define CONFIG_L1_INIT_RAM
297#define CONFIG_SYS_INIT_RAM_LOCK
298#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
299#ifdef CONFIG_PHYS_64BIT
300#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
301#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
302/* The assembler doesn't like typecast */
303#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
304 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
305 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
306#else
307#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
308#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
309#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
310#endif
553f0982 311#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
d1712369 312
25ddd1fb 313#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
d1712369
KG
314#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
315
9307cbab 316#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
d1712369
KG
317#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
318
319/* Serial Port - controlled on board with jumper J8
320 * open - index 2
321 * shorted - index 1
322 */
323#define CONFIG_CONS_INDEX 1
324#define CONFIG_SYS_NS16550
325#define CONFIG_SYS_NS16550_SERIAL
326#define CONFIG_SYS_NS16550_REG_SIZE 1
327#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
328
329#define CONFIG_SYS_BAUDRATE_TABLE \
330 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
331
332#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
333#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
334#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
335#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
336
337/* Use the HUSH parser */
338#define CONFIG_SYS_HUSH_PARSER
d1712369
KG
339
340/* pass open firmware flat tree */
341#define CONFIG_OF_LIBFDT
342#define CONFIG_OF_BOARD_SETUP
343#define CONFIG_OF_STDOUT_VIA_ALIAS
344
345/* new uImage format support */
346#define CONFIG_FIT
347#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
348
349/* I2C */
00f792e0
HS
350#define CONFIG_SYS_I2C
351#define CONFIG_SYS_I2C_FSL
352#define CONFIG_SYS_FSL_I2C_SPEED 400000
353#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
354#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
355#define CONFIG_SYS_FSL_I2C2_SPEED 400000
356#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
357#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
d1712369
KG
358
359/*
360 * RapidIO
361 */
a09b9b68 362#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
d1712369 363#ifdef CONFIG_PHYS_64BIT
a09b9b68 364#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
d1712369 365#else
a09b9b68 366#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
d1712369 367#endif
a09b9b68 368#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
d1712369 369
a09b9b68 370#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
d1712369 371#ifdef CONFIG_PHYS_64BIT
a09b9b68 372#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
d1712369 373#else
a09b9b68 374#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
d1712369 375#endif
a09b9b68 376#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
d1712369 377
5ffa88ec
LG
378/*
379 * for slave u-boot IMAGE instored in master memory space,
380 * PHYS must be aligned based on the SIZE
381 */
e4911815
LG
382#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
383#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
384#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
385#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
3f1af81b 386/*
ff65f126 387 * for slave UCODE and ENV instored in master memory space,
3f1af81b
LG
388 * PHYS must be aligned based on the SIZE
389 */
e4911815 390#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
b5f7c873
LG
391#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
392#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
ff65f126 393
5056c8e0 394/* slave core release by master*/
b5f7c873
LG
395#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
396#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
5ffa88ec 397
292dc6c5 398/*
461632bd 399 * SRIO_PCIE_BOOT - SLAVE
292dc6c5 400 */
461632bd
LG
401#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
402#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
403#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
404 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
292dc6c5
LG
405#endif
406
2dd3095d
SX
407/*
408 * eSPI - Enhanced SPI
409 */
410#define CONFIG_FSL_ESPI
2dd3095d
SX
411#define CONFIG_SPI_FLASH_SPANSION
412#define CONFIG_CMD_SF
413#define CONFIG_SF_DEFAULT_SPEED 10000000
414#define CONFIG_SF_DEFAULT_MODE 0
415
d1712369
KG
416/*
417 * General PCI
418 * Memory space is mapped 1-1, but I/O space must start from 0.
419 */
420
421/* controller 1, direct to uli, tgtid 3, Base address 20000 */
422#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
423#ifdef CONFIG_PHYS_64BIT
424#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
425#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
426#else
427#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
428#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
429#endif
430#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
431#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
432#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
433#ifdef CONFIG_PHYS_64BIT
434#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
435#else
436#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
437#endif
438#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
439
440/* controller 2, Slot 2, tgtid 2, Base address 201000 */
441#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
442#ifdef CONFIG_PHYS_64BIT
443#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
444#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
445#else
446#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
447#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
448#endif
449#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
450#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
451#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
452#ifdef CONFIG_PHYS_64BIT
453#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
454#else
455#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
456#endif
457#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
458
459/* controller 3, Slot 1, tgtid 1, Base address 202000 */
02bb4989 460#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
d1712369
KG
461#ifdef CONFIG_PHYS_64BIT
462#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
463#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
464#else
465#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
466#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
467#endif
468#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
469#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
470#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
471#ifdef CONFIG_PHYS_64BIT
472#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
473#else
474#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
475#endif
476#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
477
1bf8e9fd
KG
478/* controller 4, Base address 203000 */
479#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
480#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
481#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
482#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
483#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
484#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
485
d1712369 486/* Qman/Bman */
24995d82 487#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
d1712369
KG
488#define CONFIG_SYS_BMAN_NUM_PORTALS 10
489#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
490#ifdef CONFIG_PHYS_64BIT
491#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
492#else
493#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
494#endif
495#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
3fa66db4
JL
496#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
497#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
498#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
499#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
500#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
501 CONFIG_SYS_BMAN_CENA_SIZE)
502#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
503#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
d1712369
KG
504#define CONFIG_SYS_QMAN_NUM_PORTALS 10
505#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
506#ifdef CONFIG_PHYS_64BIT
507#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
508#else
509#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
510#endif
511#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
3fa66db4
JL
512#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
513#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
514#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
515#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
516#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
517 CONFIG_SYS_QMAN_CENA_SIZE)
518#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
519#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
d1712369
KG
520
521#define CONFIG_SYS_DPAA_FMAN
522#define CONFIG_SYS_DPAA_PME
523/* Default address of microcode for the Linux Fman driver */
ffadc441
TT
524#if defined(CONFIG_SPIFLASH)
525/*
526 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
527 * env, so we got 0x110000.
528 */
f2717b47 529#define CONFIG_SYS_QE_FW_IN_SPIFLASH
dcf1d774 530#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
ffadc441
TT
531#elif defined(CONFIG_SDCARD)
532/*
533 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
e222b1f3
PK
534 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
535 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
ffadc441 536 */
f2717b47 537#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
dcf1d774 538#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
ffadc441 539#elif defined(CONFIG_NAND)
f2717b47 540#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
dcf1d774 541#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
461632bd 542#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
292dc6c5
LG
543/*
544 * Slave has no ucode locally, it can fetch this from remote. When implementing
545 * in two corenet boards, slave's ucode could be stored in master's memory
546 * space, the address can be mapped from slave TLB->slave LAW->
461632bd
LG
547 * slave SRIO or PCIE outbound window->master inbound window->
548 * master LAW->the ucode address in master's memory space.
292dc6c5
LG
549 */
550#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
dcf1d774 551#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
d1712369 552#else
f2717b47 553#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
dcf1d774 554#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
d1712369 555#endif
f2717b47
TT
556#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
557#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
d1712369
KG
558
559#ifdef CONFIG_SYS_DPAA_FMAN
560#define CONFIG_FMAN_ENET
2915609a
AF
561#define CONFIG_PHYLIB_10G
562#define CONFIG_PHY_VITESSE
563#define CONFIG_PHY_TERANETICS
d1712369
KG
564#endif
565
566#ifdef CONFIG_PCI
842033e6 567#define CONFIG_PCI_INDIRECT_BRIDGE
d1712369
KG
568#define CONFIG_PCI_PNP /* do pci plug-and-play */
569#define CONFIG_E1000
570
d1712369
KG
571#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
572#define CONFIG_DOS_PARTITION
573#endif /* CONFIG_PCI */
574
575/* SATA */
576#ifdef CONFIG_FSL_SATA_V2
577#define CONFIG_LIBATA
578#define CONFIG_FSL_SATA
579
580#define CONFIG_SYS_SATA_MAX_DEVICE 2
581#define CONFIG_SATA1
582#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
583#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
584#define CONFIG_SATA2
585#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
586#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
587
588#define CONFIG_LBA48
589#define CONFIG_CMD_SATA
590#define CONFIG_DOS_PARTITION
591#define CONFIG_CMD_EXT2
592#endif
593
594#ifdef CONFIG_FMAN_ENET
595#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
596#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
597#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
598#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
599#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
600
d1712369
KG
601#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
602#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
603#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
604#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
605#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
d1712369
KG
606
607#define CONFIG_SYS_TBIPA_VALUE 8
608#define CONFIG_MII /* MII PHY management */
609#define CONFIG_ETHPRIME "FM1@DTSEC1"
610#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
611#endif
612
613/*
614 * Environment
615 */
d1712369
KG
616#define CONFIG_LOADS_ECHO /* echo on for serial download */
617#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
618
619/*
620 * Command line configuration.
621 */
a000b795 622#define CONFIG_CMD_DHCP
d1712369
KG
623#define CONFIG_CMD_ELF
624#define CONFIG_CMD_ERRATA
a000b795 625#define CONFIG_CMD_GREPENV
d1712369
KG
626#define CONFIG_CMD_IRQ
627#define CONFIG_CMD_I2C
628#define CONFIG_CMD_MII
629#define CONFIG_CMD_PING
9570cbda 630#define CONFIG_CMD_REGINFO
d1712369
KG
631
632#ifdef CONFIG_PCI
633#define CONFIG_CMD_PCI
d1712369
KG
634#endif
635
636/*
637* USB
638*/
3d7506fa 639#define CONFIG_HAS_FSL_DR_USB
640#define CONFIG_HAS_FSL_MPH_USB
641
642#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
d1712369
KG
643#define CONFIG_CMD_USB
644#define CONFIG_USB_STORAGE
645#define CONFIG_USB_EHCI
646#define CONFIG_USB_EHCI_FSL
647#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
648#define CONFIG_CMD_EXT2
3d7506fa 649#endif
d1712369 650
d1712369
KG
651#ifdef CONFIG_MMC
652#define CONFIG_FSL_ESDHC
653#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
654#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
655#define CONFIG_CMD_MMC
656#define CONFIG_GENERIC_MMC
657#define CONFIG_CMD_EXT2
658#define CONFIG_CMD_FAT
659#define CONFIG_DOS_PARTITION
660#endif
661
737537ef
RG
662/* Hash command with SHA acceleration supported in hardware */
663#ifdef CONFIG_FSL_CAAM
664#define CONFIG_CMD_HASH
665#define CONFIG_SHA_HW_ACCEL
666#endif
667
d1712369
KG
668/*
669 * Miscellaneous configurable options
670 */
671#define CONFIG_SYS_LONGHELP /* undef to save memory */
672#define CONFIG_CMDLINE_EDITING /* Command-line editing */
673#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
674#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
d1712369
KG
675#ifdef CONFIG_CMD_KGDB
676#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
677#else
678#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
679#endif
680#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
681#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
682#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
d1712369
KG
683
684/*
685 * For booting Linux, the board info and command line data
a832ac41 686 * have to be in the first 64 MB of memory, since this is
d1712369
KG
687 * the maximum mapped by the Linux kernel during initialization.
688 */
a832ac41
KG
689#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
690#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
d1712369 691
d1712369
KG
692#ifdef CONFIG_CMD_KGDB
693#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
d1712369
KG
694#endif
695
696/*
697 * Environment Configuration
698 */
8b3637c6 699#define CONFIG_ROOTPATH "/opt/nfsroot"
b3f44c21 700#define CONFIG_BOOTFILE "uImage"
d1712369
KG
701#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
702
703/* default location for tftp and bootm */
704#define CONFIG_LOADADDR 1000000
705
706#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
707
708#define CONFIG_BAUDRATE 115200
709
055ce080 710#ifdef CONFIG_P4080DS
68d4230c
RM
711#define __USB_PHY_TYPE ulpi
712#else
713#define __USB_PHY_TYPE utmi
714#endif
715
d1712369 716#define CONFIG_EXTRA_ENV_SETTINGS \
c2b3b640 717 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
68d4230c 718 "bank_intlv=cs0_cs1;" \
55964bb6 719 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
720 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
d1712369 721 "netdev=eth0\0" \
5368c55d
MV
722 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
723 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
c2b3b640
EM
724 "tftpflash=tftpboot $loadaddr $uboot && " \
725 "protect off $ubootaddr +$filesize && " \
726 "erase $ubootaddr +$filesize && " \
727 "cp.b $loadaddr $ubootaddr $filesize && " \
728 "protect on $ubootaddr +$filesize && " \
729 "cmp.b $loadaddr $ubootaddr $filesize\0" \
d1712369
KG
730 "consoledev=ttyS0\0" \
731 "ramdiskaddr=2000000\0" \
732 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
733 "fdtaddr=c00000\0" \
734 "fdtfile=p4080ds/p4080ds.dtb\0" \
3246584d 735 "bdev=sda3\0"
d1712369
KG
736
737#define CONFIG_HDBOOT \
738 "setenv bootargs root=/dev/$bdev rw " \
739 "console=$consoledev,$baudrate $othbootargs;" \
740 "tftp $loadaddr $bootfile;" \
741 "tftp $fdtaddr $fdtfile;" \
742 "bootm $loadaddr - $fdtaddr"
743
744#define CONFIG_NFSBOOTCOMMAND \
745 "setenv bootargs root=/dev/nfs rw " \
746 "nfsroot=$serverip:$rootpath " \
747 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
748 "console=$consoledev,$baudrate $othbootargs;" \
749 "tftp $loadaddr $bootfile;" \
750 "tftp $fdtaddr $fdtfile;" \
751 "bootm $loadaddr - $fdtaddr"
752
753#define CONFIG_RAMBOOTCOMMAND \
754 "setenv bootargs root=/dev/ram rw " \
755 "console=$consoledev,$baudrate $othbootargs;" \
756 "tftp $ramdiskaddr $ramdiskfile;" \
757 "tftp $loadaddr $bootfile;" \
758 "tftp $fdtaddr $fdtfile;" \
759 "bootm $loadaddr $ramdiskaddr $fdtaddr"
760
761#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
762
7065b7d4 763#include <asm/fsl_secure_boot.h>
7065b7d4 764
789490b6
RG
765#ifdef CONFIG_SECURE_BOOT
766#define CONFIG_CMD_BLOB
767#endif
768
d1712369 769#endif /* __CONFIG_H */