]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/digsy_mtc.h
Convert CONFIG_VIDEO to Kconfig
[people/ms/u-boot.git] / include / configs / digsy_mtc.h
CommitLineData
5c4fa9b4
GB
1/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2005-2007
6 * Modified for InterControl digsyMTC MPC5200 board by
7 * Frank Bodammer, GCD Hard- & Software GmbH,
8 * frank.bodammer@gcd-solutions.de
9 *
10 * (C) Copyright 2009 Semihalf
11 * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
12 *
1a459660 13 * SPDX-License-Identifier: GPL-2.0+
5c4fa9b4
GB
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/*
20 * High Level Configuration Options
21 */
22
b2a6dfe4 23#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
5c4fa9b4
GB
24#define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
25
2ae18241
WD
26/*
27 * Valid values for CONFIG_SYS_TEXT_BASE are:
28 * 0xFFF00000 boot high (standard configuration)
29 * 0xFE000000 boot low
30 * 0x00100000 boot from RAM (for testing only)
31 */
32#ifndef CONFIG_SYS_TEXT_BASE
33#define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
34#endif
35
5c4fa9b4
GB
36#define CONFIG_SYS_MPC5XXX_CLKIN 33000000
37
5c4fa9b4
GB
38#define CONFIG_SYS_CACHELINE_SIZE 32
39
40/*
41 * Serial console configuration
42 */
43#define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
44#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
45#define CONFIG_SYS_BAUDRATE_TABLE \
46 { 9600, 19200, 38400, 57600, 115200, 230400 }
47
48/*
49 * PCI Mapping:
50 * 0x40000000 - 0x4fffffff - PCI Memory
51 * 0x50000000 - 0x50ffffff - PCI IO Space
52 */
53#define CONFIG_PCI 1
54#define CONFIG_PCI_PNP 1
55#define CONFIG_PCI_SCAN_SHOW 1
4fc823dd 56#define CONFIG_PCI_BOOTDELAY 250
5c4fa9b4
GB
57
58#define CONFIG_PCI_MEM_BUS 0x40000000
59#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
60#define CONFIG_PCI_MEM_SIZE 0x10000000
61
62#define CONFIG_PCI_IO_BUS 0x50000000
63#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
64#define CONFIG_PCI_IO_SIZE 0x01000000
65
66/*
67 * Partitions
68 */
69#define CONFIG_DOS_PARTITION
70#define CONFIG_BZIP2
71
a59996e3
AG
72/*
73 * Video
74 */
a59996e3
AG
75
76#ifdef CONFIG_VIDEO
77#define CONFIG_VIDEO_MB862xx
78#define CONFIG_VIDEO_MB862xx_ACCEL
79#define CONFIG_VIDEO_CORALP
80#define CONFIG_CFB_CONSOLE
81#define CONFIG_VIDEO_LOGO
348de314 82#define CONFIG_VIDEO_BMP_LOGO
a59996e3
AG
83#define CONFIG_VIDEO_SW_CURSOR
84#define CONFIG_VGA_AS_SINGLE_DEVICE
85#define CONFIG_SYS_CONSOLE_IS_IN_ENV
86#define CONFIG_SPLASH_SCREEN
87#define CONFIG_VIDEO_BMP_GZIP
88#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
89
90/* Coral-PA clock frequency, geo and other both 133MHz */
91#define CONFIG_SYS_MB862xx_CCF 0x00050000
92/* Video SDRAM parameters */
93#define CONFIG_SYS_MB862xx_MMR 0x11d7fa72
94#endif
95
5c4fa9b4
GB
96/*
97 * Command line configuration.
98 */
a59996e3
AG
99#ifdef CONFIG_VIDEO
100#define CONFIG_CMD_BMP
101#endif
5c4fa9b4 102#define CONFIG_CMD_DATE
5c4fa9b4
GB
103#define CONFIG_CMD_DIAG
104#define CONFIG_CMD_EEPROM
5c4fa9b4
GB
105#define CONFIG_CMD_IDE
106#define CONFIG_CMD_IRQ
5c4fa9b4 107#define CONFIG_CMD_PCI
5c4fa9b4
GB
108#define CONFIG_CMD_REGINFO
109#define CONFIG_CMD_SAVES
5c4fa9b4 110
14d0a02a 111#if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
5c4fa9b4
GB
112#define CONFIG_SYS_LOWBOOT 1
113#endif
114
115/*
116 * Autobooting
117 */
5c4fa9b4
GB
118
119#undef CONFIG_BOOTARGS
120
ff27650b
DZ
121#define CONFIG_EXTRA_ENV_SETTINGS \
122 "fw_image=digsyMPC.img\0" \
123 "mtcb_start=mtc led diag orange; run mtcb_1\0" \
124 "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; " \
125 "do mtc led $x; done\0" \
126 "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; " \
127 "else run mtcb_fw; fi\0" \
128 "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; " \
129 "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0" \
130 "mtcb_update=mtc led user1 orange;" \
131 "while mtc key; do ; done; run mtcb_2;\0" \
132 "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0" \
133 "mtcb_usb1=if fatload usb 0 400000 script.img; " \
134 "then run mtcb_doscript; else run mtcb_usb2; fi\0" \
135 "mtcb_usb2=if fatload usb 0 400000 $fw_image; " \
136 "then run mtcb_dousb; else run mtcb_ide; fi\0" \
137 "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; " \
138 "run mtcb_wait_flickr mtcb_ds_1;\0" \
139 "mtcb_ds_1=if imi 400000; then mtc led usbbusy; " \
140 "source 400000; else run mtcb_error; fi\0" \
141 "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0" \
142 "mtcb_du_1=if imi 400000; then run mtcb_du_2; " \
143 "else run mtcb_error; fi\0" \
144 "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; " \
145 "run mtcb_checkfw\0" \
146 "mtcb_checkfw=if imi ff000000; then run mtcb_success; " \
147 "else run mtcb_error; fi\0" \
148 "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
149 "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0" \
150 "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
151 "mtcb_uledflckr=mtc led user1 orange 11\0" \
152 "mtcb_error=mtc led user1 red\0" \
153 "mtcb_clear=erase ff000000 ff0fffff\0" \
154 "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0" \
155 "mtcb_success=mtc led user1 green\0" \
156 "mtcb_ide=if fatload ide 0 400000 $fw_image;" \
157 "then run mtcb_doide; else run mtcb_error; fi\0" \
158 "mtcb_doide=mtc led user2 green 1;" \
159 "run mtcb_wait_flickr mtcb_di_1;\0" \
160 "mtcb_di_1=if imi 400000; then run mtcb_di_2;" \
161 "else run mtcb_error; fi\0" \
162 "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0" \
163 "ramdisk_num_sector=16\0" \
164 "flash_base=ff000000\0" \
165 "flashdisk_size=e00000\0" \
166 "env_sector=fff60000\0" \
167 "flashdisk_start=ff100000\0" \
168 "load_cmd=tftp 400000 digsyMPC.img\0" \
169 "clear_cmd=erase ff000000 ff0fffff\0" \
170 "flash_cmd=cp.b 400000 ff000000 ${filesize}\0" \
171 "update_cmd=run load_cmd; " \
172 "iminfo 400000; " \
173 "run clear_cmd flash_cmd; " \
174 "iminfo ff000000\0" \
175 "spi_driver=yes\0" \
176 "spi_watchdog=no\0" \
177 "ftps_start=yes\0" \
178 "ftps_user1=admin\0" \
179 "ftps_pass1=admin\0" \
180 "ftps_base1=/\0" \
181 "ftps_home1=/\0" \
182 "plc_sio_srv=no\0" \
183 "plc_sio_baud=57600\0" \
184 "plc_sio_parity=no\0" \
185 "plc_sio_stop=1\0" \
186 "plc_sio_com=2\0" \
187 "plc_eth_srv=yes\0" \
188 "plc_eth_port=1200\0" \
189 "plc_root=/ide/\0" \
190 "diag_level=0\0" \
191 "webvisu=no\0" \
192 "plc_can1_routing=no\0" \
193 "plc_can1_baudrate=250\0" \
194 "plc_can2_routing=no\0" \
195 "plc_can2_baudrate=250\0" \
196 "plc_can3_routing=no\0" \
197 "plc_can3_baudrate=250\0" \
198 "plc_can4_routing=no\0" \
199 "plc_can4_baudrate=250\0" \
200 "netdev=eth0\0" \
201 "console=ttyPSC0\0" \
202 "kernel_addr_r=400000\0" \
203 "fdt_addr_r=600000\0" \
204 "nfsargs=setenv bootargs root=/dev/nfs rw " \
205 "nfsroot=${serverip}:${rootpath}\0" \
206 "addip=setenv bootargs ${bootargs} " \
207 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
208 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
5c4fa9b4 209 "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
ff27650b
DZ
210 "rootpath=/opt/eldk/ppc_6xx\0" \
211 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
212 "tftp ${fdt_addr_r} ${fdt_file};" \
213 "run nfsargs addip addcons;" \
214 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
215 "load=tftp 200000 ${u-boot}\0" \
216 "update=protect off FFF00000 +${filesize};" \
217 "erase FFF00000 +${filesize};" \
218 "cp.b 200000 FFF00000 ${filesize};" \
219 "protect on FFF00000 +${filesize}\0" \
5c4fa9b4
GB
220 ""
221
ff27650b
DZ
222#define CONFIG_BOOTCOMMAND "run mtcb_start"
223
f1f66edf
GB
224/*
225 * SPI configuration
226 */
227#define CONFIG_HARD_SPI 1
228#define CONFIG_MPC52XX_SPI 1
229
5c4fa9b4
GB
230/*
231 * I2C configuration
232 */
233#define CONFIG_HARD_I2C 1
234#define CONFIG_SYS_I2C_MODULE 1
235#define CONFIG_SYS_I2C_SPEED 100000
236#define CONFIG_SYS_I2C_SLAVE 0x7F
237
238/*
239 * EEPROM configuration
240 */
241#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
242#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
243#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
244#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
245
246/*
247 * RTC configuration
248 */
466f0137
HS
249#if defined(CONFIG_DIGSY_REV5)
250#define CONFIG_SYS_I2C_RTC_ADDR 0x56
251#define CONFIG_RTC_RV3029
a01ebd96
HS
252/* Enable 5k Ohm trickle charge resistor */
253#define CONFIG_SYS_RV3029_TCR 0x20
466f0137 254#else
5c4fa9b4
GB
255#define CONFIG_RTC_DS1337
256#define CONFIG_SYS_I2C_RTC_ADDR 0x68
c569ad6e 257#define CONFIG_SYS_DS1339_TCR_VAL 0xAB /* diode + 4k resistor */
466f0137 258#endif
5c4fa9b4
GB
259
260/*
261 * Flash configuration
262 */
263#define CONFIG_SYS_FLASH_CFI 1
264#define CONFIG_FLASH_CFI_DRIVER 1
265
466f0137
HS
266#if defined(CONFIG_DIGSY_REV5)
267#define CONFIG_SYS_FLASH_BASE 0xFE000000
268#define CONFIG_SYS_FLASH_BASE_CS1 0xFC000000
269#define CONFIG_SYS_MAX_FLASH_BANKS 2
927d2cea
HS
270#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
271 CONFIG_SYS_FLASH_BASE_CS1}
466f0137
HS
272#define CONFIG_SYS_UPDATE_FLASH_SIZE
273#define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
274#else
5c4fa9b4 275#define CONFIG_SYS_FLASH_BASE 0xFF000000
5c4fa9b4 276#define CONFIG_SYS_MAX_FLASH_BANKS 1
466f0137
HS
277#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
278#endif
279
5c4fa9b4
GB
280#define CONFIG_SYS_MAX_FLASH_SECT 256
281#define CONFIG_FLASH_16BIT
282#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
466f0137 283#define CONFIG_SYS_FLASH_SIZE 0x01000000
5c4fa9b4
GB
284#define CONFIG_SYS_FLASH_ERASE_TOUT 240000
285#define CONFIG_SYS_FLASH_WRITE_TOUT 500
286
5c4fa9b4
GB
287#define OF_CPU "PowerPC,5200@0"
288#define OF_SOC "soc5200@f0000000"
289#define OF_TBCLK (bd->bi_busfreq / 4)
290
291#define CONFIG_BOARD_EARLY_INIT_R
292#define CONFIG_MISC_INIT_R
293
294/*
295 * Environment settings
296 */
297#define CONFIG_ENV_IS_IN_FLASH 1
298#if defined(CONFIG_LOWBOOT)
299#define CONFIG_ENV_ADDR 0xFF060000
300#else /* CONFIG_LOWBOOT */
301#define CONFIG_ENV_ADDR 0xFFF60000
302#endif /* CONFIG_LOWBOOT */
303#define CONFIG_ENV_SIZE 0x10000
304#define CONFIG_ENV_SECT_SIZE 0x20000
305#define CONFIG_ENV_OVERWRITE 1
306
307/*
308 * Memory map
309 */
310#define CONFIG_SYS_MBAR 0xF0000000
311#define CONFIG_SYS_SDRAM_BASE 0x00000000
312#if !defined(CONFIG_SYS_LOWBOOT)
313#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
314#else
315#define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
316#endif
317
318/*
319 * Use SRAM until RAM will be available
320 */
321#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
553f0982 322#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
5c4fa9b4 323
5c4fa9b4 324#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 325 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
5c4fa9b4
GB
326#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
327
14d0a02a 328#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
5c4fa9b4
GB
329#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
330#define CONFIG_SYS_RAMBOOT 1
331#endif
332
333#define CONFIG_SYS_MONITOR_LEN (256 << 10)
334#define CONFIG_SYS_MALLOC_LEN (4096 << 10)
335#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
336
337/*
338 * Ethernet configuration
339 */
340#define CONFIG_MPC5xxx_FEC 1
341#define CONFIG_MPC5xxx_FEC_MII100
1b41493d
HS
342#if defined(CONFIG_DIGSY_REV5)
343#define CONFIG_PHY_ADDR 0x01
344#else
5c4fa9b4 345#define CONFIG_PHY_ADDR 0x00
1b41493d 346#endif
5c4fa9b4
GB
347#define CONFIG_PHY_RESET_DELAY 1000
348
349#define CONFIG_NETCONSOLE /* include NetConsole support */
350
351/*
352 * GPIO configuration
12602339
GB
353 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
354 * Bit 0 (mask 0x80000000) : 0x1
355 * SPI on Tmr2/3/4/5 pins
356 * Bit 2:3 (mask 0x30000000) : 0x2
357 * ATA cs0/1 on csb_4/5
358 * Bit 6:7 (mask 0x03000000) : 0x2
359 * Ethernet 100Mbit with MD
360 * Bits 12:15 (mask 0x000f0000): 0x5
361 * USB - Two UARTs
362 * Bits 18:19 (mask 0x00003000) : 0x2
363 * PSC3 - USB2 on PSC3
364 * Bits 20:23 (mask 0x00000f00) : 0x1
365 * PSC2 - CAN1&2 on PSC2 pins
366 * Bits 25:27 (mask 0x00000070) : 0x1
367 * PSC1 - AC97 functionality
368 * Bits 29:31 (mask 0x00000007) : 0x2
5c4fa9b4
GB
369 */
370#define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
371
372/*
373 * Miscellaneous configurable options
374 */
375#define CONFIG_SYS_LONGHELP
376#define CONFIG_AUTO_COMPLETE 1
a781de12 377#define CONFIG_CMDLINE_EDITING 1
5c4fa9b4 378
5c4fa9b4 379#define CONFIG_MX_CYCLIC 1
5c4fa9b4
GB
380
381#define CONFIG_SYS_CBSIZE 1024
382#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
383#define CONFIG_SYS_MAXARGS 32
384#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
385
386#define CONFIG_SYS_ALT_MEMTEST
387#define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
388#define CONFIG_SYS_MEMTEST_START 0x00010000
389#define CONFIG_SYS_MEMTEST_END 0x019fffff
390
391#define CONFIG_SYS_LOAD_ADDR 0x00100000
392
5c4fa9b4
GB
393/*
394 * Various low-level settings
395 */
396#define CONFIG_SYS_SDRAM_CS1 1
397#define CONFIG_SYS_XLB_PIPELINING 1
398
399#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
400#define CONFIG_SYS_HID0_FINAL HID0_ICE
401
402#if defined(CONFIG_SYS_LOWBOOT)
403#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
404#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
405#define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
406#endif
407
408#define CONFIG_SYS_CS4_START 0x60000000
409#define CONFIG_SYS_CS4_SIZE 0x1000
410#define CONFIG_SYS_CS4_CFG 0x0008FC00
411
412#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
413#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
414#define CONFIG_SYS_CS0_CFG 0x0002DD00
415
466f0137
HS
416#if defined(CONFIG_DIGSY_REV5)
417#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE_CS1
418#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
419#define CONFIG_SYS_CS1_CFG 0x0002DD00
420#endif
421
5c4fa9b4
GB
422#define CONFIG_SYS_CS_BURST 0x00000000
423#define CONFIG_SYS_CS_DEADCYCLE 0x11111111
424
425#if !defined(CONFIG_SYS_LOWBOOT)
426#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
427#else
428#define CONFIG_SYS_RESET_ADDRESS 0xff000100
429#endif
430
431/*
432 * USB
433 */
434#define CONFIG_USB_OHCI_NEW
435#define CONFIG_SYS_OHCI_BE_CONTROLLER
5c4fa9b4
GB
436
437#define CONFIG_USB_CLOCK 0x00013333
438#define CONFIG_USB_CONFIG 0x00002000
439
440#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
441#define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
442#define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
443#define CONFIG_SYS_USB_OHCI_CPU_INIT
444
445/*
446 * IDE/ATA
447 */
448#define CONFIG_IDE_RESET
449#define CONFIG_IDE_PREINIT
450
451#define CONFIG_SYS_ATA_CS_ON_I2C2
452#define CONFIG_SYS_IDE_MAXBUS 1
453#define CONFIG_SYS_IDE_MAXDEVICE 1
454
455#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
456#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
457#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
458#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
459#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
460#define CONFIG_SYS_ATA_STRIDE 4
461
462#define CONFIG_ATAPI 1
463#define CONFIG_LBA48 1
464
465#endif /* __CONFIG_H */