]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/digsy_mtc.h
Convert CONFIG_CMD_IDE to Kconfig
[people/ms/u-boot.git] / include / configs / digsy_mtc.h
CommitLineData
5c4fa9b4
GB
1/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2005-2007
6 * Modified for InterControl digsyMTC MPC5200 board by
7 * Frank Bodammer, GCD Hard- & Software GmbH,
8 * frank.bodammer@gcd-solutions.de
9 *
10 * (C) Copyright 2009 Semihalf
11 * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
12 *
1a459660 13 * SPDX-License-Identifier: GPL-2.0+
5c4fa9b4
GB
14 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
19/*
20 * High Level Configuration Options
21 */
22
b2a6dfe4 23#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
5c4fa9b4
GB
24#define CONFIG_DIGSY_MTC 1 /* ... on InterControl digsyMTC board */
25
2ae18241
WD
26/*
27 * Valid values for CONFIG_SYS_TEXT_BASE are:
28 * 0xFFF00000 boot high (standard configuration)
29 * 0xFE000000 boot low
30 * 0x00100000 boot from RAM (for testing only)
31 */
32#ifndef CONFIG_SYS_TEXT_BASE
33#define CONFIG_SYS_TEXT_BASE 0xFFF00000 /* Standard: boot high */
34#endif
35
5c4fa9b4
GB
36#define CONFIG_SYS_MPC5XXX_CLKIN 33000000
37
5c4fa9b4
GB
38#define CONFIG_SYS_CACHELINE_SIZE 32
39
40/*
41 * Serial console configuration
42 */
43#define CONFIG_PSC_CONSOLE 4 /* console is on PSC4 */
5c4fa9b4
GB
44#define CONFIG_SYS_BAUDRATE_TABLE \
45 { 9600, 19200, 38400, 57600, 115200, 230400 }
46
47/*
48 * PCI Mapping:
49 * 0x40000000 - 0x4fffffff - PCI Memory
50 * 0x50000000 - 0x50ffffff - PCI IO Space
51 */
5c4fa9b4 52#define CONFIG_PCI_SCAN_SHOW 1
4fc823dd 53#define CONFIG_PCI_BOOTDELAY 250
5c4fa9b4
GB
54
55#define CONFIG_PCI_MEM_BUS 0x40000000
56#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
57#define CONFIG_PCI_MEM_SIZE 0x10000000
58
59#define CONFIG_PCI_IO_BUS 0x50000000
60#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
61#define CONFIG_PCI_IO_SIZE 0x01000000
62
5c4fa9b4
GB
63#define CONFIG_BZIP2
64
a59996e3
AG
65/*
66 * Video
67 */
a59996e3
AG
68
69#ifdef CONFIG_VIDEO
70#define CONFIG_VIDEO_MB862xx
71#define CONFIG_VIDEO_MB862xx_ACCEL
72#define CONFIG_VIDEO_CORALP
a59996e3 73#define CONFIG_VIDEO_LOGO
348de314 74#define CONFIG_VIDEO_BMP_LOGO
a59996e3
AG
75#define CONFIG_SPLASH_SCREEN
76#define CONFIG_VIDEO_BMP_GZIP
77#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) /* decompressed img */
78
79/* Coral-PA clock frequency, geo and other both 133MHz */
80#define CONFIG_SYS_MB862xx_CCF 0x00050000
81/* Video SDRAM parameters */
82#define CONFIG_SYS_MB862xx_MMR 0x11d7fa72
83#endif
84
5c4fa9b4
GB
85/*
86 * Command line configuration.
87 */
5c4fa9b4 88#define CONFIG_CMD_IRQ
5c4fa9b4 89#define CONFIG_CMD_PCI
5c4fa9b4
GB
90#define CONFIG_CMD_REGINFO
91#define CONFIG_CMD_SAVES
5c4fa9b4 92
14d0a02a 93#if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
5c4fa9b4
GB
94#define CONFIG_SYS_LOWBOOT 1
95#endif
96
97/*
98 * Autobooting
99 */
5c4fa9b4
GB
100
101#undef CONFIG_BOOTARGS
102
ff27650b
DZ
103#define CONFIG_EXTRA_ENV_SETTINGS \
104 "fw_image=digsyMPC.img\0" \
105 "mtcb_start=mtc led diag orange; run mtcb_1\0" \
106 "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; " \
107 "do mtc led $x; done\0" \
108 "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; " \
109 "else run mtcb_fw; fi\0" \
110 "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; " \
111 "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0" \
112 "mtcb_update=mtc led user1 orange;" \
113 "while mtc key; do ; done; run mtcb_2;\0" \
114 "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0" \
115 "mtcb_usb1=if fatload usb 0 400000 script.img; " \
116 "then run mtcb_doscript; else run mtcb_usb2; fi\0" \
117 "mtcb_usb2=if fatload usb 0 400000 $fw_image; " \
118 "then run mtcb_dousb; else run mtcb_ide; fi\0" \
119 "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; " \
120 "run mtcb_wait_flickr mtcb_ds_1;\0" \
121 "mtcb_ds_1=if imi 400000; then mtc led usbbusy; " \
122 "source 400000; else run mtcb_error; fi\0" \
123 "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0" \
124 "mtcb_du_1=if imi 400000; then run mtcb_du_2; " \
125 "else run mtcb_error; fi\0" \
126 "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; " \
127 "run mtcb_checkfw\0" \
128 "mtcb_checkfw=if imi ff000000; then run mtcb_success; " \
129 "else run mtcb_error; fi\0" \
130 "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
131 "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0" \
132 "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
133 "mtcb_uledflckr=mtc led user1 orange 11\0" \
134 "mtcb_error=mtc led user1 red\0" \
135 "mtcb_clear=erase ff000000 ff0fffff\0" \
136 "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0" \
137 "mtcb_success=mtc led user1 green\0" \
138 "mtcb_ide=if fatload ide 0 400000 $fw_image;" \
139 "then run mtcb_doide; else run mtcb_error; fi\0" \
140 "mtcb_doide=mtc led user2 green 1;" \
141 "run mtcb_wait_flickr mtcb_di_1;\0" \
142 "mtcb_di_1=if imi 400000; then run mtcb_di_2;" \
143 "else run mtcb_error; fi\0" \
144 "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0" \
145 "ramdisk_num_sector=16\0" \
146 "flash_base=ff000000\0" \
147 "flashdisk_size=e00000\0" \
148 "env_sector=fff60000\0" \
149 "flashdisk_start=ff100000\0" \
150 "load_cmd=tftp 400000 digsyMPC.img\0" \
151 "clear_cmd=erase ff000000 ff0fffff\0" \
152 "flash_cmd=cp.b 400000 ff000000 ${filesize}\0" \
153 "update_cmd=run load_cmd; " \
154 "iminfo 400000; " \
155 "run clear_cmd flash_cmd; " \
156 "iminfo ff000000\0" \
157 "spi_driver=yes\0" \
158 "spi_watchdog=no\0" \
159 "ftps_start=yes\0" \
160 "ftps_user1=admin\0" \
161 "ftps_pass1=admin\0" \
162 "ftps_base1=/\0" \
163 "ftps_home1=/\0" \
164 "plc_sio_srv=no\0" \
165 "plc_sio_baud=57600\0" \
166 "plc_sio_parity=no\0" \
167 "plc_sio_stop=1\0" \
168 "plc_sio_com=2\0" \
169 "plc_eth_srv=yes\0" \
170 "plc_eth_port=1200\0" \
171 "plc_root=/ide/\0" \
172 "diag_level=0\0" \
173 "webvisu=no\0" \
174 "plc_can1_routing=no\0" \
175 "plc_can1_baudrate=250\0" \
176 "plc_can2_routing=no\0" \
177 "plc_can2_baudrate=250\0" \
178 "plc_can3_routing=no\0" \
179 "plc_can3_baudrate=250\0" \
180 "plc_can4_routing=no\0" \
181 "plc_can4_baudrate=250\0" \
182 "netdev=eth0\0" \
183 "console=ttyPSC0\0" \
184 "kernel_addr_r=400000\0" \
185 "fdt_addr_r=600000\0" \
186 "nfsargs=setenv bootargs root=/dev/nfs rw " \
187 "nfsroot=${serverip}:${rootpath}\0" \
188 "addip=setenv bootargs ${bootargs} " \
189 "ip=${ipaddr}:${serverip}:${gatewayip}:" \
190 "${netmask}:${hostname}:${netdev}:off panic=1\0" \
5c4fa9b4 191 "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
ff27650b
DZ
192 "rootpath=/opt/eldk/ppc_6xx\0" \
193 "net_nfs=tftp ${kernel_addr_r} ${bootfile};" \
194 "tftp ${fdt_addr_r} ${fdt_file};" \
195 "run nfsargs addip addcons;" \
196 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
197 "load=tftp 200000 ${u-boot}\0" \
198 "update=protect off FFF00000 +${filesize};" \
199 "erase FFF00000 +${filesize};" \
200 "cp.b 200000 FFF00000 ${filesize};" \
201 "protect on FFF00000 +${filesize}\0" \
5c4fa9b4
GB
202 ""
203
ff27650b
DZ
204#define CONFIG_BOOTCOMMAND "run mtcb_start"
205
5c4fa9b4
GB
206/*
207 * Flash configuration
208 */
209#define CONFIG_SYS_FLASH_CFI 1
210#define CONFIG_FLASH_CFI_DRIVER 1
211
466f0137
HS
212#if defined(CONFIG_DIGSY_REV5)
213#define CONFIG_SYS_FLASH_BASE 0xFE000000
214#define CONFIG_SYS_FLASH_BASE_CS1 0xFC000000
215#define CONFIG_SYS_MAX_FLASH_BANKS 2
927d2cea
HS
216#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE, \
217 CONFIG_SYS_FLASH_BASE_CS1}
466f0137
HS
218#define CONFIG_SYS_UPDATE_FLASH_SIZE
219#define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
220#else
5c4fa9b4 221#define CONFIG_SYS_FLASH_BASE 0xFF000000
5c4fa9b4 222#define CONFIG_SYS_MAX_FLASH_BANKS 1
466f0137
HS
223#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
224#endif
225
5c4fa9b4
GB
226#define CONFIG_SYS_MAX_FLASH_SECT 256
227#define CONFIG_FLASH_16BIT
228#define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
466f0137 229#define CONFIG_SYS_FLASH_SIZE 0x01000000
5c4fa9b4
GB
230#define CONFIG_SYS_FLASH_ERASE_TOUT 240000
231#define CONFIG_SYS_FLASH_WRITE_TOUT 500
232
5c4fa9b4
GB
233#define OF_CPU "PowerPC,5200@0"
234#define OF_SOC "soc5200@f0000000"
235#define OF_TBCLK (bd->bi_busfreq / 4)
236
237#define CONFIG_BOARD_EARLY_INIT_R
238#define CONFIG_MISC_INIT_R
239
240/*
241 * Environment settings
242 */
243#define CONFIG_ENV_IS_IN_FLASH 1
244#if defined(CONFIG_LOWBOOT)
245#define CONFIG_ENV_ADDR 0xFF060000
246#else /* CONFIG_LOWBOOT */
247#define CONFIG_ENV_ADDR 0xFFF60000
248#endif /* CONFIG_LOWBOOT */
249#define CONFIG_ENV_SIZE 0x10000
250#define CONFIG_ENV_SECT_SIZE 0x20000
251#define CONFIG_ENV_OVERWRITE 1
252
253/*
254 * Memory map
255 */
256#define CONFIG_SYS_MBAR 0xF0000000
257#define CONFIG_SYS_SDRAM_BASE 0x00000000
258#if !defined(CONFIG_SYS_LOWBOOT)
259#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
260#else
261#define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
262#endif
263
264/*
265 * Use SRAM until RAM will be available
266 */
267#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
553f0982 268#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE
5c4fa9b4 269
5c4fa9b4 270#define CONFIG_SYS_GBL_DATA_OFFSET \
25ddd1fb 271 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
5c4fa9b4
GB
272#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
273
14d0a02a 274#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
5c4fa9b4
GB
275#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
276#define CONFIG_SYS_RAMBOOT 1
277#endif
278
279#define CONFIG_SYS_MONITOR_LEN (256 << 10)
280#define CONFIG_SYS_MALLOC_LEN (4096 << 10)
281#define CONFIG_SYS_BOOTMAPSZ (8 << 20)
282
283/*
284 * Ethernet configuration
285 */
286#define CONFIG_MPC5xxx_FEC 1
287#define CONFIG_MPC5xxx_FEC_MII100
1b41493d
HS
288#if defined(CONFIG_DIGSY_REV5)
289#define CONFIG_PHY_ADDR 0x01
290#else
5c4fa9b4 291#define CONFIG_PHY_ADDR 0x00
1b41493d 292#endif
5c4fa9b4
GB
293#define CONFIG_PHY_RESET_DELAY 1000
294
295#define CONFIG_NETCONSOLE /* include NetConsole support */
296
297/*
298 * GPIO configuration
12602339
GB
299 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
300 * Bit 0 (mask 0x80000000) : 0x1
301 * SPI on Tmr2/3/4/5 pins
302 * Bit 2:3 (mask 0x30000000) : 0x2
303 * ATA cs0/1 on csb_4/5
304 * Bit 6:7 (mask 0x03000000) : 0x2
305 * Ethernet 100Mbit with MD
306 * Bits 12:15 (mask 0x000f0000): 0x5
307 * USB - Two UARTs
308 * Bits 18:19 (mask 0x00003000) : 0x2
309 * PSC3 - USB2 on PSC3
310 * Bits 20:23 (mask 0x00000f00) : 0x1
311 * PSC2 - CAN1&2 on PSC2 pins
312 * Bits 25:27 (mask 0x00000070) : 0x1
313 * PSC1 - AC97 functionality
314 * Bits 29:31 (mask 0x00000007) : 0x2
5c4fa9b4
GB
315 */
316#define CONFIG_SYS_GPS_PORT_CONFIG 0xA2552112
317
318/*
319 * Miscellaneous configurable options
320 */
321#define CONFIG_SYS_LONGHELP
322#define CONFIG_AUTO_COMPLETE 1
a781de12 323#define CONFIG_CMDLINE_EDITING 1
5c4fa9b4 324
5c4fa9b4 325#define CONFIG_MX_CYCLIC 1
5c4fa9b4
GB
326
327#define CONFIG_SYS_CBSIZE 1024
328#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
329#define CONFIG_SYS_MAXARGS 32
330#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
331
332#define CONFIG_SYS_ALT_MEMTEST
333#define CONFIG_SYS_MEMTEST_SCRATCH 0x00001000
334#define CONFIG_SYS_MEMTEST_START 0x00010000
335#define CONFIG_SYS_MEMTEST_END 0x019fffff
336
337#define CONFIG_SYS_LOAD_ADDR 0x00100000
338
5c4fa9b4
GB
339/*
340 * Various low-level settings
341 */
342#define CONFIG_SYS_SDRAM_CS1 1
343#define CONFIG_SYS_XLB_PIPELINING 1
344
345#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
346#define CONFIG_SYS_HID0_FINAL HID0_ICE
347
348#if defined(CONFIG_SYS_LOWBOOT)
349#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
350#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
351#define CONFIG_SYS_BOOTCS_CFG 0x0002DD00
352#endif
353
354#define CONFIG_SYS_CS4_START 0x60000000
355#define CONFIG_SYS_CS4_SIZE 0x1000
356#define CONFIG_SYS_CS4_CFG 0x0008FC00
357
358#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
359#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
360#define CONFIG_SYS_CS0_CFG 0x0002DD00
361
466f0137
HS
362#if defined(CONFIG_DIGSY_REV5)
363#define CONFIG_SYS_CS1_START CONFIG_SYS_FLASH_BASE_CS1
364#define CONFIG_SYS_CS1_SIZE CONFIG_SYS_FLASH_SIZE
365#define CONFIG_SYS_CS1_CFG 0x0002DD00
366#endif
367
5c4fa9b4
GB
368#define CONFIG_SYS_CS_BURST 0x00000000
369#define CONFIG_SYS_CS_DEADCYCLE 0x11111111
370
371#if !defined(CONFIG_SYS_LOWBOOT)
372#define CONFIG_SYS_RESET_ADDRESS 0xfff00100
373#else
374#define CONFIG_SYS_RESET_ADDRESS 0xff000100
375#endif
376
377/*
378 * USB
379 */
380#define CONFIG_USB_OHCI_NEW
381#define CONFIG_SYS_OHCI_BE_CONTROLLER
5c4fa9b4
GB
382
383#define CONFIG_USB_CLOCK 0x00013333
384#define CONFIG_USB_CONFIG 0x00002000
385
386#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
387#define CONFIG_SYS_USB_OHCI_REGS_BASE MPC5XXX_USB
388#define CONFIG_SYS_USB_OHCI_SLOT_NAME "mpc5200"
389#define CONFIG_SYS_USB_OHCI_CPU_INIT
390
391/*
392 * IDE/ATA
393 */
394#define CONFIG_IDE_RESET
395#define CONFIG_IDE_PREINIT
396
397#define CONFIG_SYS_ATA_CS_ON_I2C2
398#define CONFIG_SYS_IDE_MAXBUS 1
399#define CONFIG_SYS_IDE_MAXDEVICE 1
400
401#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
402#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
403#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060)
404#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET)
405#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C)
406#define CONFIG_SYS_ATA_STRIDE 4
407
408#define CONFIG_ATAPI 1
409#define CONFIG_LBA48 1
410
411#endif /* __CONFIG_H */