]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/igep00x0.h
OMAP3: igep00x0: add missing include mach-types.h
[people/ms/u-boot.git] / include / configs / igep00x0.h
CommitLineData
8a3f6bb6 1/*
dc7a9e64
EBS
2 * Common configuration settings for IGEP technology based boards
3 *
4 * (C) Copyright 2012
8a3f6bb6
EBS
5 * ISEE 2007 SL, <www.iseebcn.com>
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
dc7a9e64
EBS
23#ifndef __IGEP00X0_H
24#define __IGEP00X0_H
25
8a3f6bb6
EBS
26#include <asm/sizes.h>
27
28/*
29 * High Level Configuration Options
30 */
8a3f6bb6
EBS
31#define CONFIG_OMAP 1 /* in a TI OMAP core */
32#define CONFIG_OMAP34XX 1 /* which is a 34XX */
308252ad 33#define CONFIG_OMAP_GPIO
8a3f6bb6
EBS
34
35#define CONFIG_SDRC /* The chip has SDRC controller */
36
37#include <asm/arch/cpu.h>
38#include <asm/arch/omap3.h>
aa127df6 39#include <asm/mach-types.h>
8a3f6bb6
EBS
40
41/*
42 * Display CPU and Board information
43 */
44#define CONFIG_DISPLAY_CPUINFO 1
45#define CONFIG_DISPLAY_BOARDINFO 1
46
47/* Clock Defines */
48#define V_OSCK 26000000 /* Clock output from T2 */
49#define V_SCLK (V_OSCK >> 1)
50
51#define CONFIG_MISC_INIT_R
52
53#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
54#define CONFIG_SETUP_MEMORY_TAGS 1
55#define CONFIG_INITRD_TAG 1
56#define CONFIG_REVISION_TAG 1
57
2fa8ca98
GL
58#define CONFIG_OF_LIBFDT 1
59
8a3f6bb6
EBS
60/*
61 * NS16550 Configuration
62 */
63
64#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
65
66#define CONFIG_SYS_NS16550
67#define CONFIG_SYS_NS16550_SERIAL
68#define CONFIG_SYS_NS16550_REG_SIZE (-4)
69#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
70
039cbaef
JMC
71/* define to avoid U-Boot to hang while waiting for TEMT */
72#define CONFIG_SYS_NS16550_BROKEN_TEMT
73
8a3f6bb6
EBS
74/* select serial console configuration */
75#define CONFIG_CONS_INDEX 3
76#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
77#define CONFIG_SERIAL3 3
78
79/* allow to overwrite serial and ethaddr */
80#define CONFIG_ENV_OVERWRITE
81#define CONFIG_BAUDRATE 115200
dc7a9e64
EBS
82#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600, \
83 115200}
f49d7b6c 84#define CONFIG_GENERIC_MMC 1
8a3f6bb6 85#define CONFIG_MMC 1
f49d7b6c 86#define CONFIG_OMAP_HSMMC 1
8a3f6bb6
EBS
87#define CONFIG_DOS_PARTITION 1
88
9d4f5421
JMC
89/* define to enable boot progress via leds */
90#define CONFIG_SHOW_BOOT_PROGRESS
91
8a3f6bb6
EBS
92/* USB */
93#define CONFIG_MUSB_UDC 1
94#define CONFIG_USB_OMAP3 1
95#define CONFIG_TWL4030_USB 1
96
97/* USB device configuration */
98#define CONFIG_USB_DEVICE 1
99#define CONFIG_USB_TTY 1
100#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
101
102/* Change these to suit your needs */
103#define CONFIG_USBD_VENDORID 0x0451
104#define CONFIG_USBD_PRODUCTID 0x5678
105#define CONFIG_USBD_MANUFACTURER "Texas Instruments"
106#define CONFIG_USBD_PRODUCT_NAME "IGEP"
107
108/* commands to include */
109#include <config_cmd_default.h>
110
111#define CONFIG_CMD_CACHE
112#define CONFIG_CMD_EXT2 /* EXT2 Support */
113#define CONFIG_CMD_FAT /* FAT support */
114#define CONFIG_CMD_I2C /* I2C serial bus support */
115#define CONFIG_CMD_MMC /* MMC support */
ca511cfb 116#ifdef CONFIG_BOOT_ONENAND
8a3f6bb6 117#define CONFIG_CMD_ONENAND /* ONENAND support */
ca511cfb
JMC
118#endif
119#ifdef CONFIG_BOOT_NAND
120#define CONFIG_CMD_NAND
121#endif
77eea280 122#if (CONFIG_MACH_TYPE == MACH_TYPE_IGEP0020)
8a3f6bb6 123#define CONFIG_CMD_NET /* bootp, tftpboot, rarpboot */
77eea280 124#endif
8a3f6bb6
EBS
125#define CONFIG_CMD_DHCP
126#define CONFIG_CMD_PING
127#define CONFIG_CMD_NFS /* NFS support */
128#define CONFIG_CMD_MTDPARTS /* Enable MTD parts commands */
129#define CONFIG_MTD_DEVICE
130
131#undef CONFIG_CMD_FLASH /* flinfo, erase, protect */
132#undef CONFIG_CMD_IMLS /* List all found images */
133
134#define CONFIG_SYS_NO_FLASH
135#define CONFIG_HARD_I2C 1
136#define CONFIG_SYS_I2C_SPEED 100000
137#define CONFIG_SYS_I2C_SLAVE 1
8a3f6bb6
EBS
138#define CONFIG_DRIVER_OMAP34XX_I2C 1
139
140/*
141 * TWL4030
142 */
143#define CONFIG_TWL4030_POWER 1
144
8a3f6bb6
EBS
145#define CONFIG_BOOTDELAY 3
146
147#define CONFIG_EXTRA_ENV_SETTINGS \
304a46ca
EBS
148 "usbtty=cdc_acm\0" \
149 "loadaddr=0x82000000\0" \
150 "usbtty=cdc_acm\0" \
e5e73c17 151 "console=ttyO2,115200n8\0" \
f1e445c3 152 "mpurate=auto\0" \
304a46ca
EBS
153 "vram=12M\0" \
154 "dvimode=1024x768MR-16@60\0" \
155 "defaultdisplay=dvi\0" \
156 "mmcdev=0\0" \
157 "mmcroot=/dev/mmcblk0p2 rw\0" \
b4ebeb86 158 "mmcrootfstype=ext4 rootwait\0" \
304a46ca
EBS
159 "nandroot=/dev/mtdblock4 rw\0" \
160 "nandrootfstype=jffs2\0" \
161 "mmcargs=setenv bootargs console=${console} " \
162 "mpurate=${mpurate} " \
163 "vram=${vram} " \
164 "omapfb.mode=dvi:${dvimode} " \
165 "omapfb.debug=y " \
166 "omapdss.def_disp=${defaultdisplay} " \
167 "root=${mmcroot} " \
168 "rootfstype=${mmcrootfstype}\0" \
169 "nandargs=setenv bootargs console=${console} " \
170 "mpurate=${mpurate} " \
171 "vram=${vram} " \
172 "omapfb.mode=dvi:${dvimode} " \
173 "omapfb.debug=y " \
174 "omapdss.def_disp=${defaultdisplay} " \
175 "root=${nandroot} " \
176 "rootfstype=${nandrootfstype}\0" \
1b8ec016
EBS
177 "loadbootenv=fatload mmc ${mmcdev} ${loadaddr} uEnv.txt\0" \
178 "importbootenv=echo Importing environment from mmc ...; " \
179 "env import -t $loadaddr $filesize\0" \
304a46ca
EBS
180 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
181 "mmcboot=echo Booting from mmc ...; " \
182 "run mmcargs; " \
183 "bootm ${loadaddr}\0" \
184 "nandboot=echo Booting from onenand ...; " \
185 "run nandargs; " \
186 "onenand read ${loadaddr} 280000 400000; " \
187 "bootm ${loadaddr}\0" \
188
189#define CONFIG_BOOTCOMMAND \
66968110 190 "mmc dev ${mmcdev}; if mmc rescan; then " \
1b8ec016
EBS
191 "echo SD/MMC found on device ${mmcdev};" \
192 "if run loadbootenv; then " \
193 "run importbootenv;" \
194 "fi;" \
195 "if test -n $uenvcmd; then " \
196 "echo Running uenvcmd ...;" \
197 "run uenvcmd;" \
198 "fi;" \
199 "if run loaduimage; then " \
200 "run mmcboot;" \
201 "fi;" \
202 "fi;" \
203 "run nandboot;" \
8a3f6bb6
EBS
204
205#define CONFIG_AUTO_COMPLETE 1
206
207/*
208 * Miscellaneous configurable options
209 */
210#define CONFIG_SYS_LONGHELP /* undef to save memory */
211#define CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
8a3f6bb6
EBS
212#define CONFIG_SYS_PROMPT "U-Boot # "
213#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
214/* Print Buffer Size */
215#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
216 sizeof(CONFIG_SYS_PROMPT) + 16)
217#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
218/* Boot Argument Buffer Size */
219#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
220
221#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
222 /* works on */
223#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
224 0x01F00000) /* 31MB */
225
226#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
227 /* load address */
228
229#define CONFIG_SYS_MONITOR_LEN (256 << 10)
230
231/*
232 * OMAP3 has 12 GP timers, they can be driven by the system clock
233 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
234 * This rate is divided by a local divisor.
235 */
236#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
237#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
238#define CONFIG_SYS_HZ 1000
239
8a3f6bb6
EBS
240/*
241 * Physical Memory Map
242 *
243 */
244#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
245#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
8a3f6bb6
EBS
246#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
247
8a3f6bb6
EBS
248/*
249 * FLASH and environment organization
250 */
251
ca511cfb 252#ifdef CONFIG_BOOT_ONENAND
8a3f6bb6
EBS
253#define PISMO1_ONEN_SIZE GPMC_SIZE_128M /* Configure the PISMO */
254
255#define CONFIG_SYS_ONENAND_BASE ONENAND_MAP
256
257#define ONENAND_ENV_OFFSET 0x260000 /* environment starts here */
258
259#define CONFIG_ENV_IS_IN_ONENAND 1
260#define CONFIG_ENV_SIZE (512 << 10) /* Total Size Environment */
261#define CONFIG_ENV_ADDR ONENAND_ENV_OFFSET
ca511cfb
JMC
262#endif
263
264#ifdef CONFIG_BOOT_NAND
265#define PISMO1_NAND_SIZE GPMC_SIZE_128M /* Configure the PISMO */
266#define CONFIG_NAND_OMAP_GPMC
267#define CONFIG_SYS_NAND_BASE NAND_BASE
268#define GPMC_NAND_ECC_LP_x16_LAYOUT 1
269#define CONFIG_ENV_OFFSET 0x260000 /* environment starts here */
270#define CONFIG_ENV_IS_IN_NAND 1
271#define CONFIG_ENV_SIZE (512 << 10) /* Total Size Environment */
272#define CONFIG_ENV_ADDR NAND_ENV_OFFSET
273#define CONFIG_SYS_MAX_NAND_DEVICE 1
274#endif
8a3f6bb6
EBS
275
276/*
277 * Size of malloc() pool
278 */
279#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
8a3f6bb6
EBS
280
281/*
282 * SMSC911x Ethernet
283 */
284#if defined(CONFIG_CMD_NET)
8a3f6bb6
EBS
285#define CONFIG_SMC911X
286#define CONFIG_SMC911X_32_BIT
287#define CONFIG_SMC911X_BASE 0x2C000000
288#endif /* (CONFIG_CMD_NET) */
289
d271a611
JMC
290/*
291 * Leave it at 0x80008000 to allow booting new u-boot.bin with X-loader
292 * and older u-boot.bin with the new U-Boot SPL.
293 */
294#define CONFIG_SYS_TEXT_BASE 0x80008000
8a3f6bb6 295#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
31bfcf1c
SS
296#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
297#define CONFIG_SYS_INIT_RAM_SIZE 0x800
298#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
299 CONFIG_SYS_INIT_RAM_SIZE - \
300 GENERATED_GBL_DATA_SIZE)
8a3f6bb6 301
d271a611
JMC
302/* SPL */
303#define CONFIG_SPL
47f7bcae 304#define CONFIG_SPL_FRAMEWORK
d271a611
JMC
305#define CONFIG_SPL_NAND_SIMPLE
306#define CONFIG_SPL_TEXT_BASE 0x40200800
307#define CONFIG_SPL_MAX_SIZE (54 * 1024)
308#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
309
310/* move malloc and bss high to prevent clashing with the main image */
311#define CONFIG_SYS_SPL_MALLOC_START 0x87000000
312#define CONFIG_SYS_SPL_MALLOC_SIZE 0x80000
313#define CONFIG_SPL_BSS_START_ADDR 0x87080000 /* end of minimum RAM */
314#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
315
316/* MMC boot config */
317#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300 /* address 0x60000 */
318#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x200 /* 256 KB */
319#define CONFIG_SYS_MMC_SD_FAT_BOOT_PARTITION 1
320#define CONFIG_SPL_FAT_LOAD_PAYLOAD_NAME "u-boot.img"
321
0e29a248 322#define CONFIG_SPL_BOARD_INIT
d271a611
JMC
323#define CONFIG_SPL_LIBCOMMON_SUPPORT
324#define CONFIG_SPL_LIBDISK_SUPPORT
325#define CONFIG_SPL_I2C_SUPPORT
326#define CONFIG_SPL_LIBGENERIC_SUPPORT
327#define CONFIG_SPL_MMC_SUPPORT
328#define CONFIG_SPL_FAT_SUPPORT
329#define CONFIG_SPL_SERIAL_SUPPORT
330
331#define CONFIG_SPL_POWER_SUPPORT
332#define CONFIG_SPL_LDSCRIPT "$(CPUDIR)/omap-common/u-boot-spl.lds"
333
334#ifdef CONFIG_BOOT_ONENAND
335#define CONFIG_SPL_ONENAND_SUPPORT
336
337/* OneNAND boot config */
338#define CONFIG_SYS_ONENAND_U_BOOT_OFFS 0x80000
339#define CONFIG_SYS_ONENAND_PAGE_SIZE 2048
340#define CONFIG_SPL_ONENAND_LOAD_ADDR 0x80000
341#define CONFIG_SPL_ONENAND_LOAD_SIZE \
342 (512 * 1024 - CONFIG_SPL_ONENAND_LOAD_ADDR)
343
344#endif
345
346#ifdef CONFIG_BOOT_NAND
347#define CONFIG_SPL_NAND_SUPPORT
6f2f01b9
SW
348#define CONFIG_SPL_NAND_BASE
349#define CONFIG_SPL_NAND_DRIVERS
350#define CONFIG_SPL_NAND_ECC
d271a611
JMC
351
352/* NAND boot config */
353#define CONFIG_SYS_NAND_5_ADDR_CYCLE
354#define CONFIG_SYS_NAND_PAGE_COUNT 64
355#define CONFIG_SYS_NAND_PAGE_SIZE 2048
356#define CONFIG_SYS_NAND_OOBSIZE 64
357#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
358#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
359#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9,\
360 10, 11, 12, 13}
361#define CONFIG_SYS_NAND_ECCSIZE 512
362#define CONFIG_SYS_NAND_ECCBYTES 3
363#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
364#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
365#endif
366
dc7a9e64 367#endif /* __IGEP00X0_H */