]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls1043a_common.h
Merge git://git.denx.de/u-boot-mmc
[people/ms/u-boot.git] / include / configs / ls1043a_common.h
CommitLineData
f3a8e2b7
MH
1/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
4139b170
SG
10/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
3c7d647e 25#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
4139b170
SG
26#define SPL_NO_IFC
27#endif
28
f3a8e2b7
MH
29#define CONFIG_REMAKE_ELF
30#define CONFIG_FSL_LAYERSCAPE
831c068f 31#define CONFIG_MP
f3a8e2b7
MH
32#define CONFIG_GICV2
33
5344c7b7 34#include <asm/arch/stream_id_lsch2.h>
f3a8e2b7 35#include <asm/arch/config.h>
f3a8e2b7
MH
36
37/* Link Definitions */
38#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39
f3a8e2b7 40#define CONFIG_SKIP_LOWLEVEL_INIT
f3a8e2b7 41
f3a8e2b7
MH
42#define CONFIG_VERY_BIG_RAM
43#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
44#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
45#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
e994dddb 46#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
f3a8e2b7 47
831c068f
HZ
48#define CPU_RELEASE_ADDR secondary_boot_func
49
f3a8e2b7
MH
50/* Generic Timer Definitions */
51#define COUNTER_FREQUENCY 25000000 /* 25MHz */
52
53/* Size of malloc() pool */
54#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
55
56/* Serial Port */
57#define CONFIG_CONS_INDEX 1
f3a8e2b7
MH
58#define CONFIG_SYS_NS16550_SERIAL
59#define CONFIG_SYS_NS16550_REG_SIZE 1
904110c7 60#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
f3a8e2b7 61
f3a8e2b7
MH
62#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
63
c7ca8b07
GQ
64/* SD boot SPL */
65#ifdef CONFIG_SD_BOOT
c7ca8b07 66#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
c7ca8b07
GQ
67
68#define CONFIG_SPL_TEXT_BASE 0x10000000
70f9661c 69#define CONFIG_SPL_MAX_SIZE 0x17000
c7ca8b07
GQ
70#define CONFIG_SPL_STACK 0x1001e000
71#define CONFIG_SPL_PAD_TO 0x1d000
72
23af484b
YS
73#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
74 CONFIG_SPL_BSS_MAX_SIZE)
c7ca8b07 75#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
23af484b 76#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
c7ca8b07 77#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
70f9661c
RG
78
79#ifdef CONFIG_SECURE_BOOT
80#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
81/*
82 * HDR would be appended at end of image and copied to DDR along
83 * with U-Boot image. Here u-boot max. size is 512K. So if binary
84 * size increases then increase this size in case of secure boot as
85 * it uses raw u-boot image instead of fit image.
86 */
87#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
88#else
89#define CONFIG_SYS_MONITOR_LEN 0x100000
90#endif /* ifdef CONFIG_SECURE_BOOT */
c7ca8b07
GQ
91#endif
92
3ad44729
GQ
93/* NAND SPL */
94#ifdef CONFIG_NAND_BOOT
95#define CONFIG_SPL_PBL_PAD
3ad44729 96#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
3ad44729
GQ
97#define CONFIG_SPL_TEXT_BASE 0x10000000
98#define CONFIG_SPL_MAX_SIZE 0x1a000
99#define CONFIG_SPL_STACK 0x1001d000
100#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
101#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
102#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
103#define CONFIG_SPL_BSS_START_ADDR 0x80100000
104#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
105#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
762f92a6
RG
106
107#ifdef CONFIG_SECURE_BOOT
108#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
109#endif /* ifdef CONFIG_SECURE_BOOT */
110
111#ifdef CONFIG_U_BOOT_HDR_SIZE
112/*
113 * HDR would be appended at end of image and copied to DDR along
114 * with U-Boot image. Here u-boot max. size is 512K. So if binary
115 * size increases then increase this size in case of secure boot as
116 * it uses raw u-boot image instead of fit image.
117 */
118#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
119#else
120#define CONFIG_SYS_MONITOR_LEN 0x100000
121#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
122
3ad44729
GQ
123#endif
124
f3a8e2b7 125/* IFC */
4139b170 126#ifndef SPL_NO_IFC
b0f20caf 127#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
f3a8e2b7
MH
128#define CONFIG_FSL_IFC
129/*
130 * CONFIG_SYS_FLASH_BASE has the final address (core view)
131 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
132 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
133 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
134 */
135#define CONFIG_SYS_FLASH_BASE 0x60000000
136#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
137#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
138
e856bdcf 139#ifdef CONFIG_MTD_NOR_FLASH
f3a8e2b7
MH
140#define CONFIG_FLASH_CFI_DRIVER
141#define CONFIG_SYS_FLASH_CFI
142#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
143#define CONFIG_SYS_FLASH_QUIET_TEST
144#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
145#endif
166ef1e9 146#endif
4139b170 147#endif
f3a8e2b7
MH
148
149/* I2C */
f3a8e2b7
MH
150#define CONFIG_SYS_I2C
151#define CONFIG_SYS_I2C_MXC
152#define CONFIG_SYS_I2C_MXC_I2C1
153#define CONFIG_SYS_I2C_MXC_I2C2
154#define CONFIG_SYS_I2C_MXC_I2C3
155#define CONFIG_SYS_I2C_MXC_I2C4
156
157/* PCIe */
4139b170 158#ifndef SPL_NO_PCIE
f3a8e2b7
MH
159#define CONFIG_PCIE1 /* PCIE controller 1 */
160#define CONFIG_PCIE2 /* PCIE controller 2 */
161#define CONFIG_PCIE3 /* PCIE controller 3 */
f3a8e2b7 162
f3a8e2b7 163#ifdef CONFIG_PCI
f3a8e2b7 164#define CONFIG_PCI_SCAN_SHOW
f3a8e2b7 165#endif
4139b170 166#endif
f3a8e2b7
MH
167
168/* Command line configuration */
f3a8e2b7 169
8ef0d5c4 170/* MMC */
4139b170 171#ifndef SPL_NO_MMC
8ef0d5c4 172#ifdef CONFIG_MMC
8ef0d5c4
YL
173#define CONFIG_FSL_ESDHC
174#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
8ef0d5c4 175#endif
4139b170 176#endif
8ef0d5c4 177
e0579a58 178/* DSPI */
4139b170 179#ifndef SPL_NO_DSPI
e0579a58
GQ
180#define CONFIG_FSL_DSPI
181#ifdef CONFIG_FSL_DSPI
e0579a58
GQ
182#define CONFIG_DM_SPI_FLASH
183#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
184#define CONFIG_SPI_FLASH_SST /* cs1 */
185#define CONFIG_SPI_FLASH_EON /* cs2 */
b0f20caf 186#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
e0579a58
GQ
187#define CONFIG_SF_DEFAULT_BUS 1
188#define CONFIG_SF_DEFAULT_CS 0
189#endif
166ef1e9 190#endif
4139b170 191#endif
e0579a58 192
e8297341 193/* FMan ucode */
4139b170 194#ifndef SPL_NO_FMAN
e8297341
SX
195#define CONFIG_SYS_DPAA_FMAN
196#ifdef CONFIG_SYS_DPAA_FMAN
197#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
198
fd1b147c 199#ifdef CONFIG_NAND_BOOT
a9a5cef3 200/* Store Fman ucode at offeset 0x900000(72 blocks). */
fd1b147c 201#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
a9a5cef3 202#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
2a555839
QG
203#elif defined(CONFIG_SD_BOOT)
204/*
205 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
206 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
a9a5cef3 207 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
2a555839
QG
208 */
209#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
a9a5cef3 210#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
5aa03ddd 211#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4a08)
2a555839 212#elif defined(CONFIG_QSPI_BOOT)
166ef1e9 213#define CONFIG_SYS_QE_FW_IN_SPIFLASH
a9a5cef3 214#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
166ef1e9
GQ
215#define CONFIG_ENV_SPI_BUS 0
216#define CONFIG_ENV_SPI_CS 0
217#define CONFIG_ENV_SPI_MAX_HZ 1000000
218#define CONFIG_ENV_SPI_MODE 0x03
219#else
e8297341
SX
220#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
221/* FMan fireware Pre-load address */
a9a5cef3 222#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
5aa03ddd 223#define CONFIG_SYS_QE_FW_ADDR 0x60940000
166ef1e9 224#endif
e8297341
SX
225#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
226#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
227#endif
4139b170 228#endif
e8297341 229
f3a8e2b7
MH
230/* Miscellaneous configurable options */
231#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
f3a8e2b7
MH
232
233#define CONFIG_HWCONFIG
234#define HWCONFIG_BUFFER_SIZE 128
235
4139b170 236#ifndef SPL_NO_MISC
5ba909f4
SL
237#ifndef CONFIG_SPL_BUILD
238#define BOOT_TARGET_DEVICES(func) \
239 func(MMC, mmc, 0) \
240 func(USB, usb, 0)
241#include <config_distro_bootcmd.h>
242#endif
243
f3a8e2b7
MH
244/* Initial environment variables */
245#define CONFIG_EXTRA_ENV_SETTINGS \
246 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
f3a8e2b7
MH
247 "fdt_high=0xffffffffffffffff\0" \
248 "initrd_high=0xffffffffffffffff\0" \
5ba909f4 249 "fdt_addr=0x64f00000\0" \
9b457cc6 250 "kernel_addr=0x61000000\0" \
5ba909f4 251 "scriptaddr=0x80000000\0" \
76bbf1c6 252 "scripthdraddr=0x80080000\0" \
5ba909f4
SL
253 "fdtheader_addr_r=0x80100000\0" \
254 "kernelheader_addr_r=0x80200000\0" \
255 "kernel_addr_r=0x81000000\0" \
256 "fdt_addr_r=0x90000000\0" \
257 "load_addr=0xa0000000\0" \
9b457cc6 258 "kernelheader_addr=0x60800000\0" \
ad6767b6 259 "kernel_size=0x2800000\0" \
9b457cc6 260 "kernelheader_size=0x40000\0" \
1c8263de
SL
261 "kernel_addr_sd=0x8000\0" \
262 "kernel_size_sd=0x14000\0" \
9b457cc6
VPB
263 "kernelhdr_addr_sd=0x4000\0" \
264 "kernelhdr_size_sd=0x10\0" \
5ba909f4 265 "console=ttyS0,115200\0" \
23af484b 266 "boot_os=y\0" \
43ede0bc 267 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
5ba909f4
SL
268 BOOTENV \
269 "boot_scripts=ls1043ardb_boot.scr\0" \
76bbf1c6 270 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
5ba909f4
SL
271 "scan_dev_for_boot_part=" \
272 "part list ${devtype} ${devnum} devplist; " \
273 "env exists devplist || setenv devplist 1; " \
274 "for distro_bootpart in ${devplist}; do " \
275 "if fstype ${devtype} " \
276 "${devnum}:${distro_bootpart} " \
277 "bootfstype; then " \
278 "run scan_dev_for_boot; " \
279 "fi; " \
280 "done\0" \
76bbf1c6
SG
281 "scan_dev_for_boot=" \
282 "echo Scanning ${devtype} " \
283 "${devnum}:${distro_bootpart}...; " \
284 "for prefix in ${boot_prefixes}; do " \
285 "run scan_dev_for_scripts; " \
286 "done;\0" \
287 "boot_a_script=" \
288 "load ${devtype} ${devnum}:${distro_bootpart} " \
289 "${scriptaddr} ${prefix}${script}; " \
290 "env exists secureboot && load ${devtype} " \
291 "${devnum}:${distro_bootpart} " \
292 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
293 "&& esbc_validate ${scripthdraddr};" \
294 "source ${scriptaddr}\0" \
5ba909f4
SL
295 "qspi_bootcmd=echo Trying load from qspi..;" \
296 "sf probe && sf read $load_addr " \
9b457cc6
VPB
297 "$kernel_addr $kernel_size; env exists secureboot " \
298 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
299 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
300 "bootm $load_addr#$board\0" \
5ba909f4
SL
301 "nor_bootcmd=echo Trying load from nor..;" \
302 "cp.b $kernel_addr $load_addr " \
9b457cc6
VPB
303 "$kernel_size; env exists secureboot " \
304 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
305 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
306 "bootm $load_addr#$board\0" \
1c8263de
SL
307 "sd_bootcmd=echo Trying load from SD ..;" \
308 "mmcinfo; mmc read $load_addr " \
309 "$kernel_addr_sd $kernel_size_sd && " \
9b457cc6
VPB
310 "env exists secureboot && mmc read $kernelheader_addr_r " \
311 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
312 " && esbc_validate ${kernelheader_addr_r};" \
1c8263de
SL
313 "bootm $load_addr#$board\0"
314
5ba909f4
SL
315
316#undef CONFIG_BOOTCOMMAND
317#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
9b457cc6
VPB
318#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
319 "env exists secureboot && esbc_halt;"
1c8263de 320#elif defined(CONFIG_SD_BOOT)
9b457cc6
VPB
321#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
322 "env exists secureboot && esbc_halt;"
5ba909f4 323#else
9b457cc6
VPB
324#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
325 "env exists secureboot && esbc_halt;"
5ba909f4 326#endif
4139b170 327#endif
f3a8e2b7
MH
328
329/* Monitor Command Prompt */
330#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
4139b170 331
f3a8e2b7
MH
332#define CONFIG_SYS_MAXARGS 64 /* max command args */
333
334#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
335
457e51cf
SG
336#include <asm/arch/soc.h>
337
f3a8e2b7 338#endif /* __LS1043A_COMMON_H */