]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls1043a_common.h
Merge git://www.denx.de/git/u-boot-marvell
[people/ms/u-boot.git] / include / configs / ls1043a_common.h
CommitLineData
f3a8e2b7
MH
1/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
10#define CONFIG_REMAKE_ELF
11#define CONFIG_FSL_LAYERSCAPE
f3a8e2b7 12#define CONFIG_LS1043A
831c068f 13#define CONFIG_MP
f3a8e2b7
MH
14#define CONFIG_GICV2
15
16#include <asm/arch/config.h>
f3a8e2b7
MH
17
18/* Link Definitions */
19#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
20
21#define CONFIG_SUPPORT_RAW_INITRD
22
23#define CONFIG_SKIP_LOWLEVEL_INIT
f3a8e2b7 24
f3a8e2b7
MH
25#define CONFIG_VERY_BIG_RAM
26#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
27#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
28#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
e994dddb 29#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
f3a8e2b7 30
831c068f
HZ
31#define CPU_RELEASE_ADDR secondary_boot_func
32
f3a8e2b7
MH
33/* Generic Timer Definitions */
34#define COUNTER_FREQUENCY 25000000 /* 25MHz */
35
36/* Size of malloc() pool */
37#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
38
39/* Serial Port */
40#define CONFIG_CONS_INDEX 1
f3a8e2b7
MH
41#define CONFIG_SYS_NS16550_SERIAL
42#define CONFIG_SYS_NS16550_REG_SIZE 1
904110c7 43#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
f3a8e2b7
MH
44
45#define CONFIG_BAUDRATE 115200
46#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
47
c7ca8b07
GQ
48/* SD boot SPL */
49#ifdef CONFIG_SD_BOOT
50#define CONFIG_SPL_FRAMEWORK
51#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
52#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
c7ca8b07
GQ
53
54#define CONFIG_SPL_TEXT_BASE 0x10000000
55#define CONFIG_SPL_MAX_SIZE 0x1d000
56#define CONFIG_SPL_STACK 0x1001e000
57#define CONFIG_SPL_PAD_TO 0x1d000
58
59#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
60 CONFIG_SYS_MONITOR_LEN)
61#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
62#define CONFIG_SPL_BSS_START_ADDR 0x80100000
63#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
64#define CONFIG_SYS_MONITOR_LEN 0xa0000
65#endif
66
3ad44729
GQ
67/* NAND SPL */
68#ifdef CONFIG_NAND_BOOT
69#define CONFIG_SPL_PBL_PAD
70#define CONFIG_SPL_FRAMEWORK
71#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
72#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
3ad44729
GQ
73#define CONFIG_SPL_TEXT_BASE 0x10000000
74#define CONFIG_SPL_MAX_SIZE 0x1a000
75#define CONFIG_SPL_STACK 0x1001d000
76#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
77#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
78#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
79#define CONFIG_SPL_BSS_START_ADDR 0x80100000
80#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
81#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
82#define CONFIG_SYS_MONITOR_LEN 0xa0000
83#endif
84
f3a8e2b7 85/* IFC */
b0f20caf 86#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
f3a8e2b7
MH
87#define CONFIG_FSL_IFC
88/*
89 * CONFIG_SYS_FLASH_BASE has the final address (core view)
90 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
91 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
92 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
93 */
94#define CONFIG_SYS_FLASH_BASE 0x60000000
95#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
96#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
97
98#ifndef CONFIG_SYS_NO_FLASH
99#define CONFIG_FLASH_CFI_DRIVER
100#define CONFIG_SYS_FLASH_CFI
101#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
102#define CONFIG_SYS_FLASH_QUIET_TEST
103#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
104#endif
166ef1e9 105#endif
f3a8e2b7
MH
106
107/* I2C */
f3a8e2b7
MH
108#define CONFIG_SYS_I2C
109#define CONFIG_SYS_I2C_MXC
110#define CONFIG_SYS_I2C_MXC_I2C1
111#define CONFIG_SYS_I2C_MXC_I2C2
112#define CONFIG_SYS_I2C_MXC_I2C3
113#define CONFIG_SYS_I2C_MXC_I2C4
114
115/* PCIe */
f3a8e2b7
MH
116#define CONFIG_PCIE1 /* PCIE controller 1 */
117#define CONFIG_PCIE2 /* PCIE controller 2 */
118#define CONFIG_PCIE3 /* PCIE controller 3 */
f3a8e2b7 119
f3a8e2b7
MH
120#ifdef CONFIG_PCI
121#define CONFIG_NET_MULTI
f3a8e2b7
MH
122#define CONFIG_PCI_SCAN_SHOW
123#define CONFIG_CMD_PCI
124#endif
125
126/* Command line configuration */
f3a8e2b7 127#define CONFIG_CMD_ENV
f3a8e2b7 128
8ef0d5c4 129/* MMC */
8ef0d5c4 130#ifdef CONFIG_MMC
8ef0d5c4
YL
131#define CONFIG_FSL_ESDHC
132#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
133#define CONFIG_GENERIC_MMC
134#define CONFIG_DOS_PARTITION
135#endif
136
e0579a58
GQ
137/* DSPI */
138#define CONFIG_FSL_DSPI
139#ifdef CONFIG_FSL_DSPI
e0579a58
GQ
140#define CONFIG_DM_SPI_FLASH
141#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
142#define CONFIG_SPI_FLASH_SST /* cs1 */
143#define CONFIG_SPI_FLASH_EON /* cs2 */
b0f20caf 144#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
e0579a58
GQ
145#define CONFIG_SF_DEFAULT_BUS 1
146#define CONFIG_SF_DEFAULT_CS 0
147#endif
166ef1e9 148#endif
e0579a58 149
ef6c55a2
AB
150#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
151
e8297341
SX
152/* FMan ucode */
153#define CONFIG_SYS_DPAA_FMAN
154#ifdef CONFIG_SYS_DPAA_FMAN
155#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
156
fd1b147c
QG
157#ifdef CONFIG_NAND_BOOT
158/* Store Fman ucode at offeset 0x160000(11 blocks). */
159#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
160#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
2a555839
QG
161#elif defined(CONFIG_SD_BOOT)
162/*
163 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
164 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
165 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820).
166 */
167#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
168#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
169#elif defined(CONFIG_QSPI_BOOT)
166ef1e9
GQ
170#define CONFIG_SYS_QE_FW_IN_SPIFLASH
171#define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000
172#define CONFIG_ENV_SPI_BUS 0
173#define CONFIG_ENV_SPI_CS 0
174#define CONFIG_ENV_SPI_MAX_HZ 1000000
175#define CONFIG_ENV_SPI_MODE 0x03
176#else
e8297341
SX
177#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
178/* FMan fireware Pre-load address */
179#define CONFIG_SYS_FMAN_FW_ADDR 0x60300000
166ef1e9 180#endif
e8297341
SX
181#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
182#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
183#endif
184
f3a8e2b7
MH
185/* Miscellaneous configurable options */
186#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
f3a8e2b7
MH
187
188#define CONFIG_HWCONFIG
189#define HWCONFIG_BUFFER_SIZE 128
190
dbe18f16
WS
191#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
192#define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
193 "5m(kernel),1m(dtb),9m(file_system)"
194#else
195#define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \
196 "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \
197 "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \
198 "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \
199 "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \
200 "40m(nor_bank4_fit);7e800000.flash:" \
201 "1m(nand_uboot),1m(nand_uboot_env)," \
202 "20m(nand_fit);spi0.0:1m(uboot)," \
203 "5m(kernel),1m(dtb),9m(file_system)"
204#endif
205
f3a8e2b7
MH
206/* Initial environment variables */
207#define CONFIG_EXTRA_ENV_SETTINGS \
208 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
209 "loadaddr=0x80100000\0" \
f3a8e2b7
MH
210 "fdt_high=0xffffffffffffffff\0" \
211 "initrd_high=0xffffffffffffffff\0" \
ad6767b6
QG
212 "kernel_start=0x61100000\0" \
213 "kernel_load=0xa0000000\0" \
214 "kernel_size=0x2800000\0" \
dbe18f16
WS
215 "console=ttyS0,115200\0" \
216 "mtdparts=" MTDPARTS_DEFAULT "\0"
f3a8e2b7
MH
217
218#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
dbe18f16
WS
219 "earlycon=uart8250,mmio,0x21c0500 " \
220 MTDPARTS_DEFAULT
221
1297cdb4
QG
222#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
223#define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \
224 "e0000 f00000 && bootm $kernel_load"
225#else
f3a8e2b7
MH
226#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
227 "$kernel_size && bootm $kernel_load"
1297cdb4 228#endif
f3a8e2b7
MH
229
230/* Monitor Command Prompt */
231#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
f3a8e2b7
MH
232#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
233 sizeof(CONFIG_SYS_PROMPT) + 16)
f3a8e2b7
MH
234#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
235#define CONFIG_SYS_LONGHELP
236#define CONFIG_CMDLINE_EDITING 1
237#define CONFIG_AUTO_COMPLETE
238#define CONFIG_SYS_MAXARGS 64 /* max command args */
239
240#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
241
ef6c55a2
AB
242/* Hash command with SHA acceleration supported in hardware */
243#ifdef CONFIG_FSL_CAAM
244#define CONFIG_CMD_HASH
245#define CONFIG_SHA_HW_ACCEL
246#endif
247
f3a8e2b7 248#endif /* __LS1043A_COMMON_H */