]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls1043a_common.h
drivers/pci/Kconfig: Add PCI
[people/ms/u-boot.git] / include / configs / ls1043a_common.h
CommitLineData
f3a8e2b7
MH
1/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
10#define CONFIG_REMAKE_ELF
11#define CONFIG_FSL_LAYERSCAPE
f3a8e2b7 12#define CONFIG_LS1043A
831c068f 13#define CONFIG_MP
f3a8e2b7
MH
14#define CONFIG_SYS_FSL_CLK
15#define CONFIG_GICV2
16
17#include <asm/arch/config.h>
f3a8e2b7
MH
18
19/* Link Definitions */
20#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
21
22#define CONFIG_SUPPORT_RAW_INITRD
23
24#define CONFIG_SKIP_LOWLEVEL_INIT
25#define CONFIG_BOARD_EARLY_INIT_F 1
26
f3a8e2b7
MH
27#define CONFIG_VERY_BIG_RAM
28#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
29#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
30#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
e994dddb 31#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
f3a8e2b7 32
831c068f
HZ
33#define CPU_RELEASE_ADDR secondary_boot_func
34
f3a8e2b7
MH
35/* Generic Timer Definitions */
36#define COUNTER_FREQUENCY 25000000 /* 25MHz */
37
38/* Size of malloc() pool */
39#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
40
41/* Serial Port */
42#define CONFIG_CONS_INDEX 1
f3a8e2b7
MH
43#define CONFIG_SYS_NS16550_SERIAL
44#define CONFIG_SYS_NS16550_REG_SIZE 1
45#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
46
47#define CONFIG_BAUDRATE 115200
48#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
49
c7ca8b07
GQ
50/* SD boot SPL */
51#ifdef CONFIG_SD_BOOT
52#define CONFIG_SPL_FRAMEWORK
53#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
54#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
c7ca8b07
GQ
55#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xf0
56#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x500
57
58#define CONFIG_SPL_TEXT_BASE 0x10000000
59#define CONFIG_SPL_MAX_SIZE 0x1d000
60#define CONFIG_SPL_STACK 0x1001e000
61#define CONFIG_SPL_PAD_TO 0x1d000
62
63#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
64 CONFIG_SYS_MONITOR_LEN)
65#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
66#define CONFIG_SPL_BSS_START_ADDR 0x80100000
67#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
68#define CONFIG_SYS_MONITOR_LEN 0xa0000
69#endif
70
3ad44729
GQ
71/* NAND SPL */
72#ifdef CONFIG_NAND_BOOT
73#define CONFIG_SPL_PBL_PAD
74#define CONFIG_SPL_FRAMEWORK
75#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
76#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
3ad44729
GQ
77#define CONFIG_SPL_TEXT_BASE 0x10000000
78#define CONFIG_SPL_MAX_SIZE 0x1a000
79#define CONFIG_SPL_STACK 0x1001d000
80#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
81#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
82#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
83#define CONFIG_SPL_BSS_START_ADDR 0x80100000
84#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
85#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
86#define CONFIG_SYS_MONITOR_LEN 0xa0000
87#endif
88
f3a8e2b7 89/* IFC */
b0f20caf 90#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
f3a8e2b7
MH
91#define CONFIG_FSL_IFC
92/*
93 * CONFIG_SYS_FLASH_BASE has the final address (core view)
94 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
95 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
96 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
97 */
98#define CONFIG_SYS_FLASH_BASE 0x60000000
99#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
100#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
101
102#ifndef CONFIG_SYS_NO_FLASH
103#define CONFIG_FLASH_CFI_DRIVER
104#define CONFIG_SYS_FLASH_CFI
105#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
106#define CONFIG_SYS_FLASH_QUIET_TEST
107#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
108#endif
166ef1e9 109#endif
f3a8e2b7
MH
110
111/* I2C */
f3a8e2b7
MH
112#define CONFIG_SYS_I2C
113#define CONFIG_SYS_I2C_MXC
114#define CONFIG_SYS_I2C_MXC_I2C1
115#define CONFIG_SYS_I2C_MXC_I2C2
116#define CONFIG_SYS_I2C_MXC_I2C3
117#define CONFIG_SYS_I2C_MXC_I2C4
118
119/* PCIe */
f3a8e2b7
MH
120#define CONFIG_PCIE1 /* PCIE controller 1 */
121#define CONFIG_PCIE2 /* PCIE controller 2 */
122#define CONFIG_PCIE3 /* PCIE controller 3 */
123#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
124#define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
125
126#define CONFIG_SYS_PCI_64BIT
127
128#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
129#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
130#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
131#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
132
133#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
134#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
135#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
136
137#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
138#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
139#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
140
141#ifdef CONFIG_PCI
142#define CONFIG_NET_MULTI
143#define CONFIG_PCI_PNP
144#define CONFIG_E1000
145#define CONFIG_PCI_SCAN_SHOW
146#define CONFIG_CMD_PCI
147#endif
148
149/* Command line configuration */
f3a8e2b7 150#define CONFIG_CMD_ENV
6ffc4905
WS
151#define CONFIG_MENU
152#define CONFIG_CMD_PXE
f3a8e2b7 153
8ef0d5c4
YL
154/* MMC */
155#define CONFIG_MMC
156#ifdef CONFIG_MMC
8ef0d5c4
YL
157#define CONFIG_FSL_ESDHC
158#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
159#define CONFIG_GENERIC_MMC
160#define CONFIG_DOS_PARTITION
161#endif
162
e0579a58
GQ
163/* DSPI */
164#define CONFIG_FSL_DSPI
165#ifdef CONFIG_FSL_DSPI
e0579a58
GQ
166#define CONFIG_DM_SPI_FLASH
167#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
168#define CONFIG_SPI_FLASH_SST /* cs1 */
169#define CONFIG_SPI_FLASH_EON /* cs2 */
b0f20caf 170#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
e0579a58
GQ
171#define CONFIG_SF_DEFAULT_BUS 1
172#define CONFIG_SF_DEFAULT_CS 0
173#endif
166ef1e9 174#endif
e0579a58 175
ef6c55a2
AB
176#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
177
e8297341
SX
178/* FMan ucode */
179#define CONFIG_SYS_DPAA_FMAN
180#ifdef CONFIG_SYS_DPAA_FMAN
181#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
182
fd1b147c
QG
183#ifdef CONFIG_NAND_BOOT
184/* Store Fman ucode at offeset 0x160000(11 blocks). */
185#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
186#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
2a555839
QG
187#elif defined(CONFIG_SD_BOOT)
188/*
189 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
190 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
191 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820).
192 */
193#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
194#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
195#elif defined(CONFIG_QSPI_BOOT)
166ef1e9
GQ
196#define CONFIG_SYS_QE_FW_IN_SPIFLASH
197#define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000
198#define CONFIG_ENV_SPI_BUS 0
199#define CONFIG_ENV_SPI_CS 0
200#define CONFIG_ENV_SPI_MAX_HZ 1000000
201#define CONFIG_ENV_SPI_MODE 0x03
202#else
e8297341
SX
203#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
204/* FMan fireware Pre-load address */
205#define CONFIG_SYS_FMAN_FW_ADDR 0x60300000
166ef1e9 206#endif
e8297341
SX
207#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
208#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
209#endif
210
f3a8e2b7
MH
211/* Miscellaneous configurable options */
212#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
213#define CONFIG_ARCH_EARLY_INIT_R
214#define CONFIG_BOARD_LATE_INIT
215
216#define CONFIG_HWCONFIG
217#define HWCONFIG_BUFFER_SIZE 128
218
dbe18f16
WS
219#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
220#define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
221 "5m(kernel),1m(dtb),9m(file_system)"
222#else
223#define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \
224 "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \
225 "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \
226 "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \
227 "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \
228 "40m(nor_bank4_fit);7e800000.flash:" \
229 "1m(nand_uboot),1m(nand_uboot_env)," \
230 "20m(nand_fit);spi0.0:1m(uboot)," \
231 "5m(kernel),1m(dtb),9m(file_system)"
232#endif
233
f3a8e2b7
MH
234/* Initial environment variables */
235#define CONFIG_EXTRA_ENV_SETTINGS \
236 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
237 "loadaddr=0x80100000\0" \
f3a8e2b7
MH
238 "fdt_high=0xffffffffffffffff\0" \
239 "initrd_high=0xffffffffffffffff\0" \
ad6767b6
QG
240 "kernel_start=0x61100000\0" \
241 "kernel_load=0xa0000000\0" \
242 "kernel_size=0x2800000\0" \
dbe18f16
WS
243 "console=ttyS0,115200\0" \
244 "mtdparts=" MTDPARTS_DEFAULT "\0"
f3a8e2b7
MH
245
246#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
dbe18f16
WS
247 "earlycon=uart8250,mmio,0x21c0500 " \
248 MTDPARTS_DEFAULT
249
1297cdb4
QG
250#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
251#define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \
252 "e0000 f00000 && bootm $kernel_load"
253#else
f3a8e2b7
MH
254#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
255 "$kernel_size && bootm $kernel_load"
1297cdb4 256#endif
f3a8e2b7
MH
257
258/* Monitor Command Prompt */
259#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
f3a8e2b7
MH
260#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
261 sizeof(CONFIG_SYS_PROMPT) + 16)
f3a8e2b7
MH
262#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
263#define CONFIG_SYS_LONGHELP
264#define CONFIG_CMDLINE_EDITING 1
265#define CONFIG_AUTO_COMPLETE
266#define CONFIG_SYS_MAXARGS 64 /* max command args */
267
268#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
269
ef6c55a2
AB
270/* Hash command with SHA acceleration supported in hardware */
271#ifdef CONFIG_FSL_CAAM
272#define CONFIG_CMD_HASH
273#define CONFIG_SHA_HW_ACCEL
274#endif
275
f3a8e2b7 276#endif /* __LS1043A_COMMON_H */