]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls1043a_common.h
Convert CONFIG_SPL_SERIAL_SUPPORT to Kconfig
[people/ms/u-boot.git] / include / configs / ls1043a_common.h
CommitLineData
f3a8e2b7
MH
1/*
2 * Copyright (C) 2015 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
10#define CONFIG_REMAKE_ELF
11#define CONFIG_FSL_LAYERSCAPE
12#define CONFIG_FSL_LSCH2
13#define CONFIG_LS1043A
831c068f 14#define CONFIG_MP
f3a8e2b7
MH
15#define CONFIG_SYS_FSL_CLK
16#define CONFIG_GICV2
17
18#include <asm/arch/config.h>
19#ifdef CONFIG_SYS_FSL_SRDS_1
20#define CONFIG_SYS_HAS_SERDES
21#endif
22
23/* Link Definitions */
24#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
25
26#define CONFIG_SUPPORT_RAW_INITRD
27
28#define CONFIG_SKIP_LOWLEVEL_INIT
29#define CONFIG_BOARD_EARLY_INIT_F 1
30
f3a8e2b7
MH
31#ifndef CONFIG_SYS_FSL_DDR4
32#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
33#endif
34
35#define CONFIG_VERY_BIG_RAM
36#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
37#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
38#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
e994dddb 39#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
f3a8e2b7 40
831c068f
HZ
41#define CPU_RELEASE_ADDR secondary_boot_func
42
f3a8e2b7
MH
43/* Generic Timer Definitions */
44#define COUNTER_FREQUENCY 25000000 /* 25MHz */
45
46/* Size of malloc() pool */
47#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
48
49/* Serial Port */
50#define CONFIG_CONS_INDEX 1
f3a8e2b7
MH
51#define CONFIG_SYS_NS16550_SERIAL
52#define CONFIG_SYS_NS16550_REG_SIZE 1
53#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0))
54
55#define CONFIG_BAUDRATE 115200
56#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
57
c7ca8b07
GQ
58/* SD boot SPL */
59#ifdef CONFIG_SD_BOOT
60#define CONFIG_SPL_FRAMEWORK
61#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
62#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
c7ca8b07 63#define CONFIG_SPL_WATCHDOG_SUPPORT
c7ca8b07
GQ
64#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0xf0
65#define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS 0x500
66
67#define CONFIG_SPL_TEXT_BASE 0x10000000
68#define CONFIG_SPL_MAX_SIZE 0x1d000
69#define CONFIG_SPL_STACK 0x1001e000
70#define CONFIG_SPL_PAD_TO 0x1d000
71
72#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
73 CONFIG_SYS_MONITOR_LEN)
74#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
75#define CONFIG_SPL_BSS_START_ADDR 0x80100000
76#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
77#define CONFIG_SYS_MONITOR_LEN 0xa0000
78#endif
79
3ad44729
GQ
80/* NAND SPL */
81#ifdef CONFIG_NAND_BOOT
82#define CONFIG_SPL_PBL_PAD
83#define CONFIG_SPL_FRAMEWORK
84#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
85#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
3ad44729 86#define CONFIG_SPL_WATCHDOG_SUPPORT
3ad44729
GQ
87#define CONFIG_SPL_TEXT_BASE 0x10000000
88#define CONFIG_SPL_MAX_SIZE 0x1a000
89#define CONFIG_SPL_STACK 0x1001d000
90#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
91#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
92#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
93#define CONFIG_SPL_BSS_START_ADDR 0x80100000
94#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
95#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
96#define CONFIG_SYS_MONITOR_LEN 0xa0000
97#endif
98
f3a8e2b7 99/* IFC */
b0f20caf 100#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
f3a8e2b7
MH
101#define CONFIG_FSL_IFC
102/*
103 * CONFIG_SYS_FLASH_BASE has the final address (core view)
104 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
105 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
106 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
107 */
108#define CONFIG_SYS_FLASH_BASE 0x60000000
109#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
110#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
111
112#ifndef CONFIG_SYS_NO_FLASH
113#define CONFIG_FLASH_CFI_DRIVER
114#define CONFIG_SYS_FLASH_CFI
115#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
116#define CONFIG_SYS_FLASH_QUIET_TEST
117#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
118#endif
166ef1e9 119#endif
f3a8e2b7
MH
120
121/* I2C */
f3a8e2b7
MH
122#define CONFIG_SYS_I2C
123#define CONFIG_SYS_I2C_MXC
124#define CONFIG_SYS_I2C_MXC_I2C1
125#define CONFIG_SYS_I2C_MXC_I2C2
126#define CONFIG_SYS_I2C_MXC_I2C3
127#define CONFIG_SYS_I2C_MXC_I2C4
128
129/* PCIe */
130#define CONFIG_PCI /* Enable PCI/PCIE */
131#define CONFIG_PCIE1 /* PCIE controller 1 */
132#define CONFIG_PCIE2 /* PCIE controller 2 */
133#define CONFIG_PCIE3 /* PCIE controller 3 */
134#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
135#define FSL_PCIE_COMPAT "fsl,ls1043a-pcie"
136
137#define CONFIG_SYS_PCI_64BIT
138
139#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
140#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
141#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
142#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
143
144#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
145#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
146#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
147
148#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
149#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
150#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
151
152#ifdef CONFIG_PCI
153#define CONFIG_NET_MULTI
154#define CONFIG_PCI_PNP
155#define CONFIG_E1000
156#define CONFIG_PCI_SCAN_SHOW
157#define CONFIG_CMD_PCI
158#endif
159
160/* Command line configuration */
f3a8e2b7 161#define CONFIG_CMD_ENV
6ffc4905
WS
162#define CONFIG_MENU
163#define CONFIG_CMD_PXE
f3a8e2b7 164
8ef0d5c4
YL
165/* MMC */
166#define CONFIG_MMC
167#ifdef CONFIG_MMC
8ef0d5c4
YL
168#define CONFIG_FSL_ESDHC
169#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
170#define CONFIG_GENERIC_MMC
171#define CONFIG_DOS_PARTITION
172#endif
173
e0579a58
GQ
174/* DSPI */
175#define CONFIG_FSL_DSPI
176#ifdef CONFIG_FSL_DSPI
e0579a58
GQ
177#define CONFIG_DM_SPI_FLASH
178#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
179#define CONFIG_SPI_FLASH_SST /* cs1 */
180#define CONFIG_SPI_FLASH_EON /* cs2 */
b0f20caf 181#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
e0579a58
GQ
182#define CONFIG_SF_DEFAULT_BUS 1
183#define CONFIG_SF_DEFAULT_CS 0
184#endif
166ef1e9 185#endif
e0579a58 186
ef6c55a2
AB
187#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
188
e8297341
SX
189/* FMan ucode */
190#define CONFIG_SYS_DPAA_FMAN
191#ifdef CONFIG_SYS_DPAA_FMAN
192#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
193
fd1b147c
QG
194#ifdef CONFIG_NAND_BOOT
195/* Store Fman ucode at offeset 0x160000(11 blocks). */
196#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
197#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
2a555839
QG
198#elif defined(CONFIG_SD_BOOT)
199/*
200 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
201 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
202 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 2080(0x820).
203 */
204#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
205#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
206#elif defined(CONFIG_QSPI_BOOT)
166ef1e9
GQ
207#define CONFIG_SYS_QE_FW_IN_SPIFLASH
208#define CONFIG_SYS_FMAN_FW_ADDR 0x400d0000
209#define CONFIG_ENV_SPI_BUS 0
210#define CONFIG_ENV_SPI_CS 0
211#define CONFIG_ENV_SPI_MAX_HZ 1000000
212#define CONFIG_ENV_SPI_MODE 0x03
213#else
e8297341
SX
214#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
215/* FMan fireware Pre-load address */
216#define CONFIG_SYS_FMAN_FW_ADDR 0x60300000
166ef1e9 217#endif
e8297341
SX
218#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
219#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
220#endif
221
f3a8e2b7
MH
222/* Miscellaneous configurable options */
223#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
224#define CONFIG_ARCH_EARLY_INIT_R
225#define CONFIG_BOARD_LATE_INIT
226
227#define CONFIG_HWCONFIG
228#define HWCONFIG_BUFFER_SIZE 128
229
dbe18f16
WS
230#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
231#define MTDPARTS_DEFAULT "mtdparts=spi0.0:1m(uboot)," \
232 "5m(kernel),1m(dtb),9m(file_system)"
233#else
234#define MTDPARTS_DEFAULT "mtdparts=60000000.nor:1m(nor_bank0_rcw)," \
235 "1m(nor_bank0_uboot),1m(nor_bank0_uboot_env)," \
236 "1m(nor_bank0_fman_uconde),40m(nor_bank0_fit)," \
237 "1m(nor_bank4_rcw),1m(nor_bank4_uboot)," \
238 "1m(nor_bank4_uboot_env),1m(nor_bank4_fman_ucode)," \
239 "40m(nor_bank4_fit);7e800000.flash:" \
240 "1m(nand_uboot),1m(nand_uboot_env)," \
241 "20m(nand_fit);spi0.0:1m(uboot)," \
242 "5m(kernel),1m(dtb),9m(file_system)"
243#endif
244
f3a8e2b7
MH
245/* Initial environment variables */
246#define CONFIG_EXTRA_ENV_SETTINGS \
247 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
248 "loadaddr=0x80100000\0" \
f3a8e2b7
MH
249 "fdt_high=0xffffffffffffffff\0" \
250 "initrd_high=0xffffffffffffffff\0" \
ad6767b6
QG
251 "kernel_start=0x61100000\0" \
252 "kernel_load=0xa0000000\0" \
253 "kernel_size=0x2800000\0" \
dbe18f16
WS
254 "console=ttyS0,115200\0" \
255 "mtdparts=" MTDPARTS_DEFAULT "\0"
f3a8e2b7
MH
256
257#define CONFIG_BOOTARGS "console=ttyS0,115200 root=/dev/ram0 " \
dbe18f16
WS
258 "earlycon=uart8250,mmio,0x21c0500 " \
259 MTDPARTS_DEFAULT
260
1297cdb4
QG
261#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
262#define CONFIG_BOOTCOMMAND "sf probe && sf read $kernel_load " \
263 "e0000 f00000 && bootm $kernel_load"
264#else
f3a8e2b7
MH
265#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
266 "$kernel_size && bootm $kernel_load"
1297cdb4 267#endif
f3a8e2b7
MH
268
269/* Monitor Command Prompt */
270#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
f3a8e2b7
MH
271#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
272 sizeof(CONFIG_SYS_PROMPT) + 16)
f3a8e2b7
MH
273#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
274#define CONFIG_SYS_LONGHELP
275#define CONFIG_CMDLINE_EDITING 1
276#define CONFIG_AUTO_COMPLETE
277#define CONFIG_SYS_MAXARGS 64 /* max command args */
278
279#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
280
ef6c55a2
AB
281/* Hash command with SHA acceleration supported in hardware */
282#ifdef CONFIG_FSL_CAAM
283#define CONFIG_CMD_HASH
284#define CONFIG_SHA_HW_ACCEL
285#endif
286
f3a8e2b7 287#endif /* __LS1043A_COMMON_H */