]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ls2085a_common.h
SECURE_BOOT: Disable IE Key feature for RAMBOOT
[people/ms/u-boot.git] / include / configs / ls2085a_common.h
CommitLineData
f749db3a
YS
1/*
2 * Copyright (C) 2014 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
10#define CONFIG_SYS_GENERIC_BOARD
11
12#define CONFIG_REMAKE_ELF
13#define CONFIG_FSL_LSCH3
14#define CONFIG_LS2085A
15#define CONFIG_GICV3
9c66ce66 16#define CONFIG_FSL_TZPC_BP147
f749db3a 17
1b1069cd
BS
18/* Errata fixes */
19#define CONFIG_ARM_ERRATA_828024
20#define CONFIG_ARM_ERRATA_826974
21
39da644e 22#include <asm/arch-fsl-lsch3/ls2085a_stream_id.h>
31d34c6c
ML
23#include <asm/arch-fsl-lsch3/config.h>
24#if (defined(CONFIG_SYS_FSL_SRDS_1) || defined(CONFIG_SYS_FSL_SRDS_2))
25#define CONFIG_SYS_HAS_SERDES
26#endif
27
422cb08a
BS
28/* We need architecture specific misc initializations */
29#define CONFIG_ARCH_MISC_INIT
30
f749db3a 31/* Link Definitions */
b2d5ac59
SW
32#ifdef CONFIG_SPL
33#define CONFIG_SYS_TEXT_BASE 0x80400000
34#else
f3f8c564 35#define CONFIG_SYS_TEXT_BASE 0x30100000
b2d5ac59 36#endif
f749db3a 37
e211c12e 38#ifdef CONFIG_EMU
f749db3a 39#define CONFIG_SYS_NO_FLASH
e211c12e 40#endif
f749db3a
YS
41
42#define CONFIG_SUPPORT_RAW_INITRD
43
44#define CONFIG_SKIP_LOWLEVEL_INIT
45#define CONFIG_BOARD_EARLY_INIT_F 1
46
f749db3a
YS
47/* Flat Device Tree Definitions */
48#define CONFIG_OF_LIBFDT
49#define CONFIG_OF_BOARD_SETUP
50
51/* new uImage format support */
52#define CONFIG_FIT
53#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
54
b2d5ac59 55#ifndef CONFIG_SPL
f749db3a 56#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
b2d5ac59 57#endif
f749db3a
YS
58#ifndef CONFIG_SYS_FSL_DDR4
59#define CONFIG_SYS_FSL_DDR3 /* Use DDR3 memory */
60#define CONFIG_SYS_DDR_RAW_TIMING
61#endif
f749db3a
YS
62
63#define CONFIG_SYS_FSL_DDR_INTLV_256B /* force 256 byte interleaving */
64
f749db3a
YS
65#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
66#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
67#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
68#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
d9c68b14
YS
69#define CONFIG_SYS_FSL_DDR_MAIN_NUM_CTRLS 2
70
8bfa301b
YS
71/*
72 * SMP Definitinos
73 */
74#define CPU_RELEASE_ADDR secondary_boot_func
75
d9c68b14
YS
76#define CONFIG_SYS_FSL_OTHER_DDR_NUM_CTRLS
77#define CONFIG_SYS_DP_DDR_BASE 0x6000000000ULL
78/*
79 * DDR controller use 0 as the base address for binding.
80 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
81 */
82#define CONFIG_SYS_DP_DDR_BASE_PHY 0
83#define CONFIG_DP_DDR_CTRL 2
84#define CONFIG_DP_DDR_NUM_CTRLS 1
f749db3a
YS
85
86/* Generic Timer Definitions */
207774b2
YS
87/*
88 * This is not an accurate number. It is used in start.S. The frequency
89 * will be udpated later when get_bus_freq(0) is available.
90 */
91#define COUNTER_FREQUENCY 25000000 /* 25MHz */
f749db3a
YS
92
93/* Size of malloc() pool */
aa66acbf 94#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 2048 * 1024)
f749db3a
YS
95
96/* I2C */
97#define CONFIG_CMD_I2C
98#define CONFIG_SYS_I2C
99#define CONFIG_SYS_I2C_MXC
f8cb101e
YS
100#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
101#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
f749db3a
YS
102
103/* Serial Port */
7288c2c2 104#define CONFIG_CONS_INDEX 1
f749db3a
YS
105#define CONFIG_SYS_NS16550
106#define CONFIG_SYS_NS16550_SERIAL
107#define CONFIG_SYS_NS16550_REG_SIZE 1
108#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
109
110#define CONFIG_BAUDRATE 115200
111#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
112
113/* IFC */
114#define CONFIG_FSL_IFC
f3f8c564 115
f749db3a 116/*
7288c2c2
YS
117 * During booting, IFC is mapped at the region of 0x30000000.
118 * But this region is limited to 256MB. To accommodate NOR, promjet
119 * and FPGA. This region is divided as below:
120 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
121 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
122 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
123 *
124 * To accommodate bigger NOR flash and other devices, we will map IFC
125 * chip selects to as below:
126 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
127 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
128 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
129 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
130 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
131 *
132 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
f749db3a
YS
133 * CONFIG_SYS_FLASH_BASE has the final address (core view)
134 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
135 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
136 * CONFIG_SYS_TEXT_BASE is linked to 0x30000000 for booting
137 */
7288c2c2 138
f749db3a
YS
139#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
140#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
141#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
142
7288c2c2
YS
143#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
144#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
145
e211c12e
PK
146#ifndef CONFIG_SYS_NO_FLASH
147#define CONFIG_FLASH_CFI_DRIVER
148#define CONFIG_SYS_FLASH_CFI
149#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
150#define CONFIG_SYS_FLASH_QUIET_TEST
e211c12e
PK
151#endif
152
7288c2c2
YS
153#ifndef __ASSEMBLY__
154unsigned long long get_qixis_addr(void);
155#endif
156#define QIXIS_BASE get_qixis_addr()
157#define QIXIS_BASE_PHYS 0x20000000
158#define QIXIS_BASE_PHYS_EARLY 0xC000000
8b06460e
YL
159#define QIXIS_STAT_PRES1 0xb
160#define QIXIS_SDID_MASK 0x07
161#define QIXIS_ESDHC_NO_ADAPTER 0x7
7288c2c2
YS
162
163#define CONFIG_SYS_NAND_BASE 0x530000000ULL
164#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
e211c12e 165
422cb08a 166/* Debug Server firmware */
b0ba9d48 167#define CONFIG_FSL_DEBUG_SERVER
422cb08a
BS
168/* 2 sec timeout */
169#define CONFIG_SYS_DEBUG_SERVER_TIMEOUT (2 * 1000 * 1000)
170
f749db3a
YS
171/* MC firmware */
172#define CONFIG_FSL_MC_ENET
f749db3a 173/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
125e2bc1
GR
174#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
175#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
176#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
177#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
c1000c12
GR
178#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
179#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
f749db3a 180
5c055089
PK
181/*
182 * Carve out a DDR region which will not be used by u-boot/Linux
183 *
184 * It will be used by MC and Debug Server. The MC region must be
185 * 512MB aligned, so the min size to hide is 512MB.
186 */
422cb08a 187#if defined(CONFIG_FSL_MC_ENET) || defined(CONFIG_FSL_DEBUG_SERVER)
5c055089
PK
188#define CONFIG_SYS_DEBUG_SERVER_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
189#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (256UL * 1024 * 1024)
190#define CONFIG_SYS_MEM_TOP_HIDE_MIN (512UL * 1024 * 1024)
422cb08a 191#define CONFIG_SYS_MEM_TOP_HIDE get_dram_size_to_hide()
f749db3a
YS
192#endif
193
f3f8c564
PK
194/* PCIe */
195#define CONFIG_PCIE1 /* PCIE controler 1 */
196#define CONFIG_PCIE2 /* PCIE controler 2 */
197#define CONFIG_PCIE3 /* PCIE controler 3 */
198#define CONFIG_PCIE4 /* PCIE controler 4 */
252b17e0
PK
199#define CONFIG_PCIE_LAYERSCAPE /* Use common FSL Layerscape PCIe code */
200#define FSL_PCIE_COMPAT "fsl,ls2085a-pcie"
f3f8c564
PK
201
202#define CONFIG_SYS_PCI_64BIT
203
204#define CONFIG_SYS_PCIE_CFG0_PHYS_OFF 0x00000000
205#define CONFIG_SYS_PCIE_CFG0_SIZE 0x00001000 /* 4k */
206#define CONFIG_SYS_PCIE_CFG1_PHYS_OFF 0x00001000
207#define CONFIG_SYS_PCIE_CFG1_SIZE 0x00001000 /* 4k */
208
209#define CONFIG_SYS_PCIE_IO_BUS 0x00000000
210#define CONFIG_SYS_PCIE_IO_PHYS_OFF 0x00010000
211#define CONFIG_SYS_PCIE_IO_SIZE 0x00010000 /* 64k */
212
213#define CONFIG_SYS_PCIE_MEM_BUS 0x40000000
214#define CONFIG_SYS_PCIE_MEM_PHYS_OFF 0x40000000
215#define CONFIG_SYS_PCIE_MEM_SIZE 0x40000000 /* 1G */
216
f749db3a
YS
217/* Command line configuration */
218#define CONFIG_CMD_CACHE
f749db3a
YS
219#define CONFIG_CMD_DHCP
220#define CONFIG_CMD_ENV
f749db3a 221#define CONFIG_CMD_MII
f749db3a 222#define CONFIG_CMD_PING
f749db3a
YS
223
224/* Miscellaneous configurable options */
225#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
8bfa301b 226#define CONFIG_ARCH_EARLY_INIT_R
f749db3a
YS
227
228/* Physical Memory Map */
229/* fixme: these need to be checked against the board */
230#define CONFIG_CHIP_SELECTS_PER_CTRL 4
f749db3a 231
d9c68b14 232#define CONFIG_NR_DRAM_BANKS 3
f749db3a 233
f749db3a
YS
234#define CONFIG_HWCONFIG
235#define HWCONFIG_BUFFER_SIZE 128
236
237#define CONFIG_DISPLAY_CPUINFO
238
239/* Initial environment variables */
240#define CONFIG_EXTRA_ENV_SETTINGS \
241 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
242 "loadaddr=0x80100000\0" \
243 "kernel_addr=0x100000\0" \
244 "ramdisk_addr=0x800000\0" \
245 "ramdisk_size=0x2000000\0" \
f3f8c564 246 "fdt_high=0xa0000000\0" \
f749db3a
YS
247 "initrd_high=0xffffffffffffffff\0" \
248 "kernel_start=0x581200000\0" \
052ddd5c 249 "kernel_load=0xa0000000\0" \
97421bd2 250 "kernel_size=0x2800000\0" \
f749db3a
YS
251 "console=ttyAMA0,38400n8\0"
252
40e61f8e
AB
253#define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \
254 "earlycon=uart8250,mmio,0x21c0600,115200 " \
34cc7546
BS
255 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
256 " hugepagesz=2m hugepages=16"
f749db3a
YS
257#define CONFIG_BOOTCOMMAND "cp.b $kernel_start $kernel_load " \
258 "$kernel_size && bootm $kernel_load"
7288c2c2 259#define CONFIG_BOOTDELAY 10
f749db3a 260
f749db3a
YS
261/* Monitor Command Prompt */
262#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
f749db3a
YS
263#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
264 sizeof(CONFIG_SYS_PROMPT) + 16)
265#define CONFIG_SYS_HUSH_PARSER
266#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
267#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot args buffer */
268#define CONFIG_SYS_LONGHELP
269#define CONFIG_CMDLINE_EDITING 1
f3f8c564 270#define CONFIG_AUTO_COMPLETE
f749db3a
YS
271#define CONFIG_SYS_MAXARGS 64 /* max command args */
272
273#ifndef __ASSEMBLY__
422cb08a 274unsigned long get_dram_size_to_hide(void);
f749db3a
YS
275#endif
276
f3f8c564
PK
277#define CONFIG_PANIC_HANG /* do not reset board on panic */
278
b2d5ac59
SW
279#define CONFIG_SPL_BSS_START_ADDR 0x80100000
280#define CONFIG_SPL_BSS_MAX_SIZE 0x00100000
281#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
282#define CONFIG_SPL_ENV_SUPPORT
283#define CONFIG_SPL_FRAMEWORK
284#define CONFIG_SPL_I2C_SUPPORT
285#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
286#define CONFIG_SPL_LIBCOMMON_SUPPORT
287#define CONFIG_SPL_LIBGENERIC_SUPPORT
288#define CONFIG_SPL_MAX_SIZE 0x16000
289#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
290#define CONFIG_SPL_NAND_SUPPORT
291#define CONFIG_SPL_SERIAL_SUPPORT
292#define CONFIG_SPL_STACK (CONFIG_SYS_FSL_OCRAM_BASE + 0x9ff0)
293#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
294#define CONFIG_SPL_TEXT_BASE 0x1800a000
295
296#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
297#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
298#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00100000
299#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
300#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
301
34cc7546
BS
302#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
303
304
f749db3a 305#endif /* __LS2_COMMON_H */