]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/lubbock.h
config: remove platform CONFIG_SYS_HZ definition part 2/2
[people/ms/u-boot.git] / include / configs / lubbock.h
CommitLineData
da27dcf0
WD
1/*
2 * (C) Copyright 2002
3 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * Configuation settings for the LUBBOCK board.
10 *
3765b3e7 11 * SPDX-License-Identifier: GPL-2.0+
da27dcf0
WD
12 */
13
14#ifndef __CONFIG_H
15#define __CONFIG_H
16
da27dcf0
WD
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
abc20aba 21#define CONFIG_CPU_PXA25X 1 /* This is an PXA250 CPU */
71f95118
WD
22#define CONFIG_LUBBOCK 1 /* on an LUBBOCK Board */
23#define CONFIG_LCD 1
63cfcbb4 24#ifdef CONFIG_LCD
0698095a 25#define CONFIG_PXA_LCD
63cfcbb4
WD
26#define CONFIG_SHARP_LM8V31
27#endif
b03d92e5 28#define CONFIG_MMC
9660e442 29#define CONFIG_BOARD_LATE_INIT
10cdb8db 30#define CONFIG_DOS_PARTITION
3c43ca2a 31#define CONFIG_SYS_TEXT_BASE 0x0
da27dcf0 32
b3acb6cd 33/* we will never enable dcache, because we have to setup MMU first */
e47f2db5 34#define CONFIG_SYS_DCACHE_OFF
b3acb6cd 35
da27dcf0
WD
36/*
37 * Size of malloc() pool
38 */
6d0f6bcf 39#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
da27dcf0
WD
40
41/*
42 * Hardware drivers
43 */
ac6b362a 44#define CONFIG_LAN91C96
45219c46 45#define CONFIG_LAN91C96_BASE 0x0C000000
da27dcf0
WD
46
47/*
48 * select serial console configuration
49 */
379be585 50#define CONFIG_PXA_SERIAL
71f95118 51#define CONFIG_FFUART 1 /* we use FFUART on LUBBOCK */
ce6971cd 52#define CONFIG_CONS_INDEX 3
da27dcf0
WD
53
54/* allow to overwrite serial and ethaddr */
55#define CONFIG_ENV_OVERWRITE
56
71f95118 57#define CONFIG_BAUDRATE 115200
da27dcf0 58
da27dcf0 59
7f5c0157
JL
60/*
61 * BOOTP options
62 */
63#define CONFIG_BOOTP_BOOTFILESIZE
64#define CONFIG_BOOTP_BOOTPATH
65#define CONFIG_BOOTP_GATEWAY
66#define CONFIG_BOOTP_HOSTNAME
67
68
9bbb1c08
JL
69/*
70 * Command line configuration.
71 */
72#include <config_cmd_default.h>
73
9bbb1c08
JL
74#define CONFIG_CMD_FAT
75
da27dcf0 76
71f95118
WD
77#define CONFIG_BOOTDELAY 3
78#define CONFIG_ETHADDR 08:00:3e:26:0a:5b
79#define CONFIG_NETMASK 255.255.0.0
80#define CONFIG_IPADDR 192.168.0.21
81#define CONFIG_SERVERIP 192.168.0.250
f2af3eb5 82#define CONFIG_BOOTCOMMAND "bootm 80000"
71f95118
WD
83#define CONFIG_BOOTARGS "root=/dev/mtdblock2 rootfstype=cramfs console=ttyS0,115200"
84#define CONFIG_CMDLINE_TAG
f2af3eb5 85#define CONFIG_TIMESTAMP
da27dcf0 86
9bbb1c08 87#if defined(CONFIG_CMD_KGDB)
71f95118
WD
88#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
89#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
da27dcf0
WD
90#endif
91
92/*
93 * Miscellaneous configurable options
94 */
6d0f6bcf 95#define CONFIG_SYS_HUSH_PARSER 1
71f95118 96
6d0f6bcf
JCPV
97#define CONFIG_SYS_LONGHELP /* undef to save memory */
98#ifdef CONFIG_SYS_HUSH_PARSER
99#define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
71f95118 100#else
71f95118 101#endif
6d0f6bcf
JCPV
102#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
103#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
104#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
105#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
106#define CONFIG_SYS_DEVICE_NULLDEV 1
71f95118 107
6d0f6bcf
JCPV
108#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
109#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
da27dcf0 110
6d0f6bcf 111#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DRAM_BASE + 0x8000) /* default load address */
da27dcf0 112
6d0f6bcf 113#define CONFIG_SYS_CPUSPEED 0x161 /* set core clock to 400/200/100 MHz */
da27dcf0 114
b03d92e5 115#ifdef CONFIG_MMC
831f849f
MV
116#define CONFIG_GENERIC_MMC
117#define CONFIG_PXA_MMC_GENERIC
b03d92e5 118#define CONFIG_CMD_MMC
6d0f6bcf 119#define CONFIG_SYS_MMC_BASE 0xF0000000
b03d92e5 120#endif
da27dcf0 121
da27dcf0
WD
122/*
123 * Physical Memory Map
124 */
71f95118
WD
125#define CONFIG_NR_DRAM_BANKS 4 /* we have 2 banks of DRAM */
126#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
127#define PHYS_SDRAM_1_SIZE 0x04000000 /* 64 MB */
128#define PHYS_SDRAM_2 0xa4000000 /* SDRAM Bank #2 */
129#define PHYS_SDRAM_2_SIZE 0x00000000 /* 0 MB */
130#define PHYS_SDRAM_3 0xa8000000 /* SDRAM Bank #3 */
131#define PHYS_SDRAM_3_SIZE 0x00000000 /* 0 MB */
132#define PHYS_SDRAM_4 0xac000000 /* SDRAM Bank #4 */
133#define PHYS_SDRAM_4_SIZE 0x00000000 /* 0 MB */
134
135#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
136#define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
137#define PHYS_FLASH_SIZE 0x02000000 /* 32 MB */
138#define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
139#define PHYS_FLASH_SECT_SIZE 0x00040000 /* 256 KB sectors (x2) */
140
6d0f6bcf
JCPV
141#define CONFIG_SYS_DRAM_BASE 0xa0000000
142#define CONFIG_SYS_DRAM_SIZE 0x04000000
71f95118 143
6d0f6bcf 144#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
da27dcf0 145
6ef6eb91 146#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
00d5ec93 147#define CONFIG_SYS_INIT_SP_ADDR 0xfffff800
6ef6eb91 148
da27dcf0
WD
149#define FPGA_REGS_BASE_PHYSICAL 0x08000000
150
151/*
152 * GPIO settings
153 */
6d0f6bcf
JCPV
154#define CONFIG_SYS_GPSR0_VAL 0x00008000
155#define CONFIG_SYS_GPSR1_VAL 0x00FC0382
156#define CONFIG_SYS_GPSR2_VAL 0x0001FFFF
157#define CONFIG_SYS_GPCR0_VAL 0x00000000
158#define CONFIG_SYS_GPCR1_VAL 0x00000000
159#define CONFIG_SYS_GPCR2_VAL 0x00000000
160#define CONFIG_SYS_GPDR0_VAL 0x0060A800
161#define CONFIG_SYS_GPDR1_VAL 0x00FF0382
162#define CONFIG_SYS_GPDR2_VAL 0x0001C000
163#define CONFIG_SYS_GAFR0_L_VAL 0x98400000
164#define CONFIG_SYS_GAFR0_U_VAL 0x00002950
165#define CONFIG_SYS_GAFR1_L_VAL 0x000A9558
166#define CONFIG_SYS_GAFR1_U_VAL 0x0005AAAA
167#define CONFIG_SYS_GAFR2_L_VAL 0xA0000000
168#define CONFIG_SYS_GAFR2_U_VAL 0x00000002
169
170#define CONFIG_SYS_PSSR_VAL 0x20
da27dcf0 171
3c43ca2a
MV
172#define CONFIG_SYS_CCCR CCCR_L27|CCCR_M2|CCCR_N10
173#define CONFIG_SYS_CKEN 0x0
174
da27dcf0
WD
175/*
176 * Memory settings
177 */
6d0f6bcf
JCPV
178#define CONFIG_SYS_MSC0_VAL 0x23F223F2
179#define CONFIG_SYS_MSC1_VAL 0x3FF1A441
180#define CONFIG_SYS_MSC2_VAL 0x7FF97FF1
181#define CONFIG_SYS_MDCNFG_VAL 0x00001AC9
182#define CONFIG_SYS_MDREFR_VAL 0x00018018
183#define CONFIG_SYS_MDMRS_VAL 0x00000000
da27dcf0 184
3c43ca2a
MV
185#define CONFIG_SYS_FLYCNFG_VAL 0x00000000
186#define CONFIG_SYS_SXCNFG_VAL 0x00000000
187
da27dcf0
WD
188/*
189 * PCMCIA and CF Interfaces
190 */
6d0f6bcf
JCPV
191#define CONFIG_SYS_MECR_VAL 0x00000000
192#define CONFIG_SYS_MCMEM0_VAL 0x00010504
193#define CONFIG_SYS_MCMEM1_VAL 0x00010504
194#define CONFIG_SYS_MCATT0_VAL 0x00010504
195#define CONFIG_SYS_MCATT1_VAL 0x00010504
196#define CONFIG_SYS_MCIO0_VAL 0x00004715
197#define CONFIG_SYS_MCIO1_VAL 0x00004715
da27dcf0 198
71f95118
WD
199#define _LED 0x08000010
200#define LED_BLANK 0x08000040
da27dcf0
WD
201
202/*
203 * FLASH and environment organization
204 */
6d0f6bcf
JCPV
205#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
206#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
da27dcf0
WD
207
208/* timeout values are in ticks */
6d0f6bcf
JCPV
209#define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
210#define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
da27dcf0 211
f2af3eb5
WD
212/* NOTE: many default partitioning schemes assume the kernel starts at the
213 * second sector, not an environment. You have been warned!
214 */
6d0f6bcf 215#define CONFIG_SYS_MONITOR_LEN PHYS_FLASH_SECT_SIZE
5a1aceb0 216#define CONFIG_ENV_IS_IN_FLASH 1
0e8d1586
JCPV
217#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + PHYS_FLASH_SECT_SIZE)
218#define CONFIG_ENV_SECT_SIZE PHYS_FLASH_SECT_SIZE
219#define CONFIG_ENV_SIZE (PHYS_FLASH_SECT_SIZE / 16)
da27dcf0
WD
220
221
222/*
223 * FPGA Offsets
224 */
71f95118
WD
225#define WHOAMI_OFFSET 0x00
226#define HEXLED_OFFSET 0x10
227#define BLANKLED_OFFSET 0x40
228#define DISCRETELED_OFFSET 0x40
229#define CNFG_SWITCHES_OFFSET 0x50
230#define USER_SWITCHES_OFFSET 0x60
231#define MISC_WR_OFFSET 0x80
232#define MISC_RD_OFFSET 0x90
233#define INT_MASK_OFFSET 0xC0
234#define INT_CLEAR_OFFSET 0xD0
235#define GP_OFFSET 0x100
236
237#endif /* __CONFIG_H */