]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/lwmon.h
Remove references to the old cmd_confdefs.h include file.
[people/ms/u-boot.git] / include / configs / lwmon.h
CommitLineData
e2211743 1/*
414eec35 2 * (C) Copyright 2001-2005
e2211743
WD
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
56f94be3
WD
31/* External logbuffer support */
32#define CONFIG_LOGBUFFER
33
e2211743
WD
34/*
35 * High Level Configuration Options
36 * (easy to change)
37 */
38
39#define CONFIG_MPC823 1 /* This is a MPC823E CPU */
40#define CONFIG_LWMON 1 /* ...on a LWMON board */
41
e3c9b9f9
WD
42/* Default Ethernet MAC address */
43#define CONFIG_ETHADDR 00:11:B0:00:00:00
44
45/* The default Ethernet MAC address can be overwritten just once */
46#ifdef CONFIG_ETHADDR
47#define CONFIG_OVERWRITE_ETHADDR_ONCE 1
48#endif
49
c837dcb1 50#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
4532cb69 51#define CONFIG_BOARD_POSTCLK_INIT 1 /* Call board_postclk_init */
e2211743
WD
52
53#define CONFIG_LCD 1 /* use LCD controller ... */
54#define CONFIG_HLD1045 1 /* ... with a HLD1045 display */
55
88804d19
WD
56#define CONFIG_LCD_LOGO 1 /* print our logo on the LCD */
57#define CONFIG_LCD_INFO 1 /* ... and some board info */
4532cb69
WD
58#define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
59
281e00a3 60#define CONFIG_SERIAL_MULTI 1
e2211743 61#define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
281e00a3 62#define CONFIG_8xx_CONS_SCC2 1 /* Console is on SCC2 */
e2211743
WD
63
64#define CONFIG_BAUDRATE 115200 /* with watchdog >= 38400 needed */
65
66#define CONFIG_BOOTDELAY 1 /* autoboot after 1 second */
67
68#define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
69
70/* pre-boot commands */
71#define CONFIG_PREBOOT "setenv bootdelay 15"
72
73#undef CONFIG_BOOTARGS
74
75/* POST support */
ea909b76 76#define CONFIG_POST (CFG_POST_CACHE | \
e2211743 77 CFG_POST_WATCHDOG | \
ea909b76
WD
78 CFG_POST_RTC | \
79 CFG_POST_MEMORY | \
80 CFG_POST_CPU | \
81 CFG_POST_UART | \
82 CFG_POST_ETHER | \
83 CFG_POST_I2C | \
84 CFG_POST_SPI | \
85 CFG_POST_USB | \
4532cb69
WD
86 CFG_POST_SPR | \
87 CFG_POST_SYSMON)
e2211743 88
31a64923
WD
89/*
90 * Keyboard commands:
91 * # = 0x28 = ENTER : enable bootmessages on LCD
92 * 2 = 0x3A+0x3C = F1 + F3 : enable update mode
93 * 3 = 0x3C+0x3F = F3 + F6 : enable test mode
94 */
e3c9b9f9
WD
95
96#define CONFIG_BOOTCOMMAND "autoscr 40040000;saveenv"
97
98/* "gatewayip=10.8.211.250\0" \ */
d126bfbd
WD
99#define CONFIG_EXTRA_ENV_SETTINGS \
100 "kernel_addr=40080000\0" \
101 "ramdisk_addr=40280000\0" \
e3c9b9f9
WD
102 "netmask=255.255.192.0\0" \
103 "serverip=10.8.2.101\0" \
104 "ipaddr=10.8.57.0\0" \
31a64923 105 "magic_keys=#23\0" \
d126bfbd
WD
106 "key_magic#=28\0" \
107 "key_cmd#=setenv addfb setenv 'bootargs $bootargs console=tty0'\0" \
31a64923
WD
108 "key_magic2=3A+3C\0" \
109 "key_cmd2=echo *** Entering Update Mode ***;" \
110 "if fatload ide 0:3 10000 update.scr;" \
111 "then autoscr 10000;" \
112 "else echo *** UPDATE FAILED ***;" \
113 "fi\0" \
d126bfbd
WD
114 "key_magic3=3C+3F\0" \
115 "key_cmd3=echo *** Entering Test Mode ***;" \
116 "setenv add_misc 'setenv bootargs $bootargs testmode'\0" \
117 "nfsargs=setenv bootargs root=/dev/nfs rw nfsroot=$serverip:$rootpath\0" \
118 "ramargs=setenv bootargs root=/dev/ram rw\0" \
119 "addfb=setenv bootargs $bootargs console=ttyS1,$baudrate\0" \
120 "addip=setenv bootargs $bootargs " \
121 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname::off " \
122 "panic=1\0" \
123 "add_wdt=setenv bootargs $bootargs $wdt_args\0" \
124 "add_misc=setenv bootargs $bootargs runmode\0" \
125 "flash_nfs=run nfsargs addip add_wdt addfb add_misc;" \
126 "bootm $kernel_addr\0" \
127 "flash_self=run ramargs addip add_wdt addfb add_misc;" \
128 "bootm $kernel_addr $ramdisk_addr\0" \
129 "net_nfs=tftp 100000 /tftpboot/uImage.lwmon;" \
130 "run nfsargs addip add_wdt addfb;bootm\0" \
131 "rootpath=/opt/eldk/ppc_8xx\0" \
132 "load=tftp 100000 /tftpboot/u-boot.bin\0" \
133 "update=protect off 1:0;era 1:0;cp.b 100000 40000000 $filesize\0" \
134 "wdt_args=wdt_8xx=off\0" \
e2211743
WD
135 "verify=no"
136
137#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
138#undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
139
140#define CONFIG_WATCHDOG 1 /* watchdog enabled */
a8c7c708 141#define CFG_WATCHDOG_FREQ (CFG_HZ / 20)
e2211743
WD
142
143#undef CONFIG_STATUS_LED /* Status LED disabled */
144
145/* enable I2C and select the hardware/software driver */
ea909b76
WD
146#undef CONFIG_HARD_I2C /* I2C with hardware support */
147#define CONFIG_SOFT_I2C 1 /* I2C bit-banged */
e2211743 148
ea909b76
WD
149#define CFG_I2C_SPEED 93000 /* 93 kHz is supposed to work */
150#define CFG_I2C_SLAVE 0xFE
e2211743
WD
151
152#ifdef CONFIG_SOFT_I2C
153/*
154 * Software (bit-bang) I2C driver configuration
155 */
156#define PB_SCL 0x00000020 /* PB 26 */
157#define PB_SDA 0x00000010 /* PB 27 */
158
159#define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
160#define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
161#define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
162#define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
163#define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
164 else immr->im_cpm.cp_pbdat &= ~PB_SDA
165#define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
166 else immr->im_cpm.cp_pbdat &= ~PB_SCL
4532cb69 167#define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
e2211743
WD
168#endif /* CONFIG_SOFT_I2C */
169
170
171#define CONFIG_RTC_PCF8563 /* use Philips PCF8563 RTC */
172
173#ifdef CONFIG_POST
174#define CFG_CMD_POST_DIAG CFG_CMD_DIAG
175#else
176#define CFG_CMD_POST_DIAG 0
177#endif
178
9bbb1c08
JL
179
180/*
181 * Command line configuration.
182 */
183#include <config_cmd_default.h>
184
185#define CONFIG_CMD_ASKENV
186#define CONFIG_CMD_BMP
187#define CONFIG_CMD_BSP
188#define CONFIG_CMD_DATE
189#define CONFIG_CMD_DHCP
190#define CONFIG_CMD_EEPROM
191#define CONFIG_CMD_FAT
192#define CONFIG_CMD_I2C
193#define CONFIG_CMD_IDE
194#define CONFIG_CMD_NFS
195#define CONFIG_CMD_POST
196#define CONFIG_CMD_SNTP
197
198
e2211743
WD
199#define CONFIG_MAC_PARTITION
200#define CONFIG_DOS_PARTITION
201
202#define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
203
e2211743
WD
204
205/*
206 * Miscellaneous configurable options
207 */
208#define CFG_LONGHELP /* undef to save memory */
209#define CFG_PROMPT "=> " /* Monitor Command Prompt */
210
d126bfbd 211#define CFG_HUSH_PARSER 1 /* use "hush" command parser */
e2211743
WD
212#ifdef CFG_HUSH_PARSER
213#define CFG_PROMPT_HUSH_PS2 "> "
f12e568c 214#endif
e2211743 215
9bbb1c08 216#if defined(CONFIG_CMD_KGDB)
e2211743
WD
217#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
218#else
219#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
220#endif
221#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
222#define CFG_MAXARGS 16 /* max number of command args */
223#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
224
225#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
226#define CFG_MEMTEST_END 0x00F00000 /* 1 ... 15MB in DRAM */
227
228#define CFG_LOAD_ADDR 0x00100000 /* default load address */
229
230#define CFG_PIO_MODE 0 /* IDE interface in PIO Mode 0 */
231
232#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
233
d0fb80c3
WD
234/*
235 * When the watchdog is enabled, output must be fast enough in Linux.
236 */
237#ifdef CONFIG_WATCHDOG
238#define CFG_BAUDRATE_TABLE { 38400, 57600, 115200 }
239#else
240#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
241#endif
e2211743 242
2e5983d2
WD
243/*----------------------------------------------------------------------*/
244#define CONFIG_MODEM_SUPPORT 1 /* enable modem initialization stuff */
245#undef CONFIG_MODEM_SUPPORT_DEBUG
246
ad12965d 247#define CONFIG_MODEM_KEY_MAGIC "3C+3D" /* press F3 + F4 keys to enable modem */
2e5983d2
WD
248#define CONFIG_POST_KEY_MAGIC "3C+3E" /* press F3 + F5 keys to force POST */
249#if 0
250#define CONFIG_AUTOBOOT_KEYED /* Enable "password" protection */
251#define CONFIG_AUTOBOOT_PROMPT "\nEnter password - autoboot in %d sec...\n"
252#define CONFIG_AUTOBOOT_DELAY_STR " " /* "password" */
253#endif
254/*----------------------------------------------------------------------*/
255
e2211743
WD
256/*
257 * Low Level Configuration Settings
258 * (address mappings, register initial values, etc.)
259 * You should know what you are doing if you make changes here.
260 */
261/*-----------------------------------------------------------------------
262 * Internal Memory Mapped Register
263 */
264#define CFG_IMMR 0xFFF00000
265
266/*-----------------------------------------------------------------------
267 * Definitions for initial stack pointer and data area (in DPRAM)
268 */
269#define CFG_INIT_RAM_ADDR CFG_IMMR
270#define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
4532cb69 271#define CFG_GBL_DATA_SIZE 68 /* size in bytes reserved for initial data */
e2211743
WD
272#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
273#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
274
275/*-----------------------------------------------------------------------
276 * Start addresses for the final memory configuration
277 * (Set up by the startup code)
278 * Please note that CFG_SDRAM_BASE _must_ start at 0
279 */
280#define CFG_SDRAM_BASE 0x00000000
281#define CFG_FLASH_BASE 0x40000000
e4dbe1b2 282#if defined(DEBUG) || defined(CONFIG_CMD_IDE)
e2211743
WD
283#define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
284#else
285#define CFG_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
286#endif
287#define CFG_MONITOR_BASE CFG_FLASH_BASE
288#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
289
290/*
291 * For booting Linux, the board info and command line data
292 * have to be in the first 8 MB of memory, since this is
293 * the maximum mapped by the Linux kernel during initialization.
294 */
295#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
296/*-----------------------------------------------------------------------
297 * FLASH organization
298 */
299#define CFG_MAX_FLASH_BANKS 2 /* max number of memory banks */
300#define CFG_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
301
302#define CFG_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
303#define CFG_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
c837dcb1
WD
304#define CFG_FLASH_USE_BUFFER_WRITE
305#define CFG_FLASH_BUFFER_WRITE_TOUT 2048 /* Timeout for Flash Buffer Write (in ms) */
a2d18bb7
WD
306/* Buffer size.
307 We have two flash devices connected in parallel.
308 Each device incorporates a Write Buffer of 32 bytes.
309 */
310#define CFG_FLASH_BUFFER_SIZE (2*32)
e2211743 311
31a64923 312/* Put environment in flash which is much faster to boot than using the EEPROM */
e2211743
WD
313#define CFG_ENV_IS_IN_FLASH 1
314#define CFG_ENV_ADDR 0x40040000 /* Address of Environment Sector */
315#define CFG_ENV_SIZE 0x2000 /* Total Size of Environment */
316#define CFG_ENV_SECT_SIZE 0x40000 /* we have BIG sectors only :-( */
31a64923 317
e2211743
WD
318/*-----------------------------------------------------------------------
319 * I2C/EEPROM Configuration
320 */
321
322#define CFG_I2C_AUDIO_ADDR 0x28 /* Audio volume control */
323#define CFG_I2C_SYSMON_ADDR 0x2E /* LM87 System Monitor */
324#define CFG_I2C_RTC_ADDR 0x51 /* PCF8563 RTC */
325#define CFG_I2C_POWER_A_ADDR 0x52 /* PCMCIA/USB power switch, channel A */
326#define CFG_I2C_POWER_B_ADDR 0x53 /* PCMCIA/USB power switch, channel B */
327#define CFG_I2C_KEYBD_ADDR 0x56 /* PIC LWE keyboard */
328#define CFG_I2C_PICIO_ADDR 0x57 /* PIC IO Expander */
329
288b3d7f
WD
330#undef CONFIG_USE_FRAM /* Use FRAM instead of EEPROM */
331
e2211743
WD
332#ifdef CONFIG_USE_FRAM /* use FRAM */
333#define CFG_I2C_EEPROM_ADDR 0x55 /* FRAM FM24CL64 */
334#define CFG_I2C_EEPROM_ADDR_LEN 2
335#else /* use EEPROM */
336#define CFG_I2C_EEPROM_ADDR 0x58 /* EEPROM AT24C164 */
337#define CFG_I2C_EEPROM_ADDR_LEN 1
338#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* takes up to 10 msec */
339#endif /* CONFIG_USE_FRAM */
340#define CFG_EEPROM_PAGE_WRITE_BITS 4
341
6aff3115 342/* List of I2C addresses to be verified by POST */
288b3d7f 343#ifdef CONFIG_USE_FRAM
6aff3115
WD
344#define I2C_ADDR_LIST { /* CFG_I2C_AUDIO_ADDR, */ \
345 CFG_I2C_SYSMON_ADDR, \
346 CFG_I2C_RTC_ADDR, \
347 CFG_I2C_POWER_A_ADDR, \
348 CFG_I2C_POWER_B_ADDR, \
349 CFG_I2C_KEYBD_ADDR, \
350 CFG_I2C_PICIO_ADDR, \
351 CFG_I2C_EEPROM_ADDR, \
352 }
288b3d7f
WD
353#else /* Use EEPROM - which show up on 8 consequtive addresses */
354#define I2C_ADDR_LIST { /* CFG_I2C_AUDIO_ADDR, */ \
355 CFG_I2C_SYSMON_ADDR, \
356 CFG_I2C_RTC_ADDR, \
357 CFG_I2C_POWER_A_ADDR, \
358 CFG_I2C_POWER_B_ADDR, \
359 CFG_I2C_KEYBD_ADDR, \
360 CFG_I2C_PICIO_ADDR, \
361 CFG_I2C_EEPROM_ADDR+0, \
362 CFG_I2C_EEPROM_ADDR+1, \
363 CFG_I2C_EEPROM_ADDR+2, \
364 CFG_I2C_EEPROM_ADDR+3, \
365 CFG_I2C_EEPROM_ADDR+4, \
366 CFG_I2C_EEPROM_ADDR+5, \
367 CFG_I2C_EEPROM_ADDR+6, \
368 CFG_I2C_EEPROM_ADDR+7, \
369 }
370#endif /* CONFIG_USE_FRAM */
6aff3115 371
e2211743
WD
372/*-----------------------------------------------------------------------
373 * Cache Configuration
374 */
375#define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
9bbb1c08 376#if defined(CONFIG_CMD_KGDB)
e2211743
WD
377#define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
378#endif
379
380/*-----------------------------------------------------------------------
381 * SYPCR - System Protection Control 11-9
382 * SYPCR can only be written once after reset!
383 *-----------------------------------------------------------------------
384 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
385 */
386#if 0 && defined(CONFIG_WATCHDOG) /* LWMON uses external MAX706TESA WD */
387#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
388 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
389#else
390#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
391#endif
392
393/*-----------------------------------------------------------------------
394 * SIUMCR - SIU Module Configuration 11-6
395 *-----------------------------------------------------------------------
396 * PCMCIA config., multi-function pin tri-state
397 */
398/* EARB, DBGC and DBPC are initialised by the HCW */
399/* => 0x000000C0 */
400#define CFG_SIUMCR (SIUMCR_GB5E)
401/*#define CFG_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01) */
402
403/*-----------------------------------------------------------------------
404 * TBSCR - Time Base Status and Control 11-26
405 *-----------------------------------------------------------------------
406 * Clear Reference Interrupt Status, Timebase freezing enabled
407 */
408#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
409
410/*-----------------------------------------------------------------------
411 * PISCR - Periodic Interrupt Status and Control 11-31
412 *-----------------------------------------------------------------------
413 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
414 */
415#define CFG_PISCR (PISCR_PS | PISCR_PITF)
416
417/*-----------------------------------------------------------------------
418 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
419 *-----------------------------------------------------------------------
420 * Reset PLL lock status sticky bit, timer expired status bit and timer
421 * interrupt status bit, set PLL multiplication factor !
422 */
423/* 0x00405000 */
424#define CFG_PLPRCR_MF 4 /* (4+1) * 13.2 = 66 MHz Clock */
425#define CFG_PLPRCR \
426 ( (CFG_PLPRCR_MF << PLPRCR_MF_SHIFT) | \
427 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST | \
428 /*PLPRCR_CSRC|*/ PLPRCR_LPM_NORMAL | \
429 PLPRCR_CSR /*| PLPRCR_LOLRE|PLPRCR_FIOPD*/ \
430 )
431
432#define CONFIG_8xx_GCLK_FREQ ((CFG_PLPRCR_MF+1)*13200000)
433
434/*-----------------------------------------------------------------------
435 * SCCR - System Clock and reset Control Register 15-27
436 *-----------------------------------------------------------------------
437 * Set clock output, timebase and RTC source and divider,
438 * power management and some other internal clocks
439 */
440#define SCCR_MASK SCCR_EBDF11
441/* 0x01800000 */
442#define CFG_SCCR (SCCR_COM00 | /*SCCR_TBS|*/ \
443 SCCR_RTDIV | SCCR_RTSEL | \
444 /*SCCR_CRQEN|*/ /*SCCR_PRQEN|*/ \
445 SCCR_EBDF00 | SCCR_DFSYNC00 | \
446 SCCR_DFBRG00 | SCCR_DFNL000 | \
447 SCCR_DFNH000 | SCCR_DFLCD100 | \
448 SCCR_DFALCD01)
449
450/*-----------------------------------------------------------------------
451 * RTCSC - Real-Time Clock Status and Control Register 11-27
452 *-----------------------------------------------------------------------
453 */
454/* 0x00C3 => 0x0003 */
455#define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
456
457
458/*-----------------------------------------------------------------------
459 * RCCR - RISC Controller Configuration Register 19-4
460 *-----------------------------------------------------------------------
461 */
462#define CFG_RCCR 0x0000
463
464/*-----------------------------------------------------------------------
465 * RMDS - RISC Microcode Development Support Control Register
466 *-----------------------------------------------------------------------
467 */
468#define CFG_RMDS 0
469
470/*-----------------------------------------------------------------------
471 *
472 * Interrupt Levels
473 *-----------------------------------------------------------------------
474 */
475#define CFG_CPM_INTERRUPT 13 /* SIU_LEVEL6 */
476
477/*-----------------------------------------------------------------------
478 * PCMCIA stuff
479 *-----------------------------------------------------------------------
480 *
481 */
482#define CFG_PCMCIA_MEM_ADDR (0x50000000)
483#define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
484#define CFG_PCMCIA_DMA_ADDR (0x54000000)
485#define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
486#define CFG_PCMCIA_ATTRB_ADDR (0x58000000)
487#define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
488#define CFG_PCMCIA_IO_ADDR (0x5C000000)
489#define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
490
491/*-----------------------------------------------------------------------
492 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
493 *-----------------------------------------------------------------------
494 */
495
496#define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
497
498#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
499#undef CONFIG_IDE_LED /* LED for ide not supported */
500#undef CONFIG_IDE_RESET /* reset for ide not supported */
501
502#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
503#define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
504
505#define CFG_ATA_IDE0_OFFSET 0x0000
506
507#define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
508
509/* Offset for data I/O */
510#define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
511
512/* Offset for normal register accesses */
513#define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
514
515/* Offset for alternate registers */
516#define CFG_ATA_ALT_OFFSET 0x0100
517
31a64923
WD
518#define CONFIG_SUPPORT_VFAT /* enable VFAT support */
519
e2211743
WD
520/*-----------------------------------------------------------------------
521 *
522 *-----------------------------------------------------------------------
523 *
524 */
e2211743
WD
525#define CFG_DER 0
526
527/*
528 * Init Memory Controller:
529 *
530 * BR0/1 and OR0/1 (FLASH) - second Flash bank optional
531 */
532
533#define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
534#define FLASH_BASE1_PRELIM 0x41000000 /* FLASH bank #1 */
535
536/* used to re-map FLASH:
537 * restrict access enough to keep SRAM working (if any)
538 * but not too much to meddle with FLASH accesses
539 */
540#define CFG_REMAP_OR_AM 0xFF000000 /* OR addr mask */
541#define CFG_PRELIM_OR_AM 0xFF000000 /* OR addr mask */
542
543/* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 8, EHTR = 0 */
544#define CFG_OR_TIMING_FLASH (OR_SCY_8_CLK)
545
546#define CFG_OR0_REMAP ( CFG_REMAP_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
547 CFG_OR_TIMING_FLASH)
548#define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | OR_ACS_DIV1 | OR_BI | \
549 CFG_OR_TIMING_FLASH)
550/* 16 bit, bank valid */
551#define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
552
553#define CFG_OR1_REMAP CFG_OR0_REMAP
554#define CFG_OR1_PRELIM CFG_OR0_PRELIM
555#define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_PS_32 | BR_V )
556
557/*
558 * BR3/OR3: SDRAM
559 *
560 * Multiplexed addresses, GPL5 output to GPL5_A (don't care)
561 */
562#define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank */
563#define SDRAM_PRELIM_OR_AM 0xF0000000 /* map 256 MB (>SDRAM_MAX_SIZE!) */
564#define SDRAM_TIMING OR_SCY_0_CLK /* SDRAM-Timing */
565
566#define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB SDRAM */
567
568#define CFG_OR3_PRELIM (SDRAM_PRELIM_OR_AM | OR_CSNT_SAM | OR_G5LS | SDRAM_TIMING )
569#define CFG_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
570
571/*
572 * BR5/OR5: Touch Panel
573 *
574 * AM=0xFFC00 ATM=0 CSNT/SAM=0 ACS/G5LA/G5LS=3 BIH=1 SCY=0 SETA=0 TRLX=0 EHTR=0
575 */
576#define TOUCHPNL_BASE 0x20000000
577#define TOUCHPNL_OR_AM 0xFFFF8000
578#define TOUCHPNL_TIMING OR_SCY_0_CLK
579
580#define CFG_OR5_PRELIM (TOUCHPNL_OR_AM | OR_CSNT_SAM | OR_ACS_DIV1 | OR_BI | \
581 TOUCHPNL_TIMING )
582#define CFG_BR5_PRELIM ((TOUCHPNL_BASE & BR_BA_MSK) | BR_PS_32 | BR_V )
583
584#define CFG_MEMORY_75
585#undef CFG_MEMORY_7E
586#undef CFG_MEMORY_8E
587
588/*
589 * Memory Periodic Timer Prescaler
590 */
591
592/* periodic timer for refresh */
593#define CFG_MPTPR 0x200
594
595/*
596 * MAMR settings for SDRAM
597 */
598
599#define CFG_MAMR_8COL 0x80802114
600#define CFG_MAMR_9COL 0x80904114
601
602/*
603 * MAR setting for SDRAM
604 */
605#define CFG_MAR 0x00000088
606
607/*
608 * Internal Definitions
609 *
610 * Boot Flags
611 */
612#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
613#define BOOTFLAG_WARM 0x02 /* Software reboot */
614
615#endif /* __CONFIG_H */