]>
Commit | Line | Data |
---|---|---|
0f83b365 | 1 | /* |
2a4058c2 | 2 | * Aries M53 configuration |
0f83b365 MV |
3 | * Copyright (C) 2012-2013 Marek Vasut <marex@denx.de> |
4 | * | |
3765b3e7 | 5 | * SPDX-License-Identifier: GPL-2.0+ |
0f83b365 MV |
6 | */ |
7 | ||
8 | #ifndef __M53EVK_CONFIG_H__ | |
9 | #define __M53EVK_CONFIG_H__ | |
10 | ||
0f83b365 MV |
11 | #include <asm/arch/imx-regs.h> |
12 | ||
0f83b365 | 13 | #define CONFIG_REVISION_TAG |
18fb0e3c | 14 | #define CONFIG_SYS_FSL_CLK |
0f83b365 | 15 | |
62d3c2d6 MV |
16 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
17 | ||
0f83b365 MV |
18 | /* |
19 | * Memory configurations | |
20 | */ | |
21 | #define CONFIG_NR_DRAM_BANKS 2 | |
22 | #define PHYS_SDRAM_1 CSD0_BASE_ADDR | |
97334c66 | 23 | #define PHYS_SDRAM_1_SIZE (gd->bd->bi_dram[0].size) |
0f83b365 | 24 | #define PHYS_SDRAM_2 CSD1_BASE_ADDR |
97334c66 MV |
25 | #define PHYS_SDRAM_2_SIZE (gd->bd->bi_dram[1].size) |
26 | #define PHYS_SDRAM_SIZE (gd->ram_size) | |
0f83b365 MV |
27 | #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024) |
28 | #define CONFIG_SYS_MEMTEST_START 0x70000000 | |
2f844e76 | 29 | #define CONFIG_SYS_MEMTEST_END 0x8ff00000 |
0f83b365 MV |
30 | |
31 | #define CONFIG_SYS_SDRAM_BASE (PHYS_SDRAM_1) | |
32 | #define CONFIG_SYS_INIT_RAM_ADDR (IRAM_BASE_ADDR) | |
33 | #define CONFIG_SYS_INIT_RAM_SIZE (IRAM_SIZE) | |
34 | ||
35 | #define CONFIG_SYS_INIT_SP_OFFSET \ | |
36 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
37 | #define CONFIG_SYS_INIT_SP_ADDR \ | |
38 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) | |
39 | ||
40 | #define CONFIG_SYS_TEXT_BASE 0x71000000 | |
41 | ||
42 | /* | |
43 | * U-Boot general configurations | |
44 | */ | |
45 | #define CONFIG_SYS_LONGHELP | |
0f83b365 | 46 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */ |
0f83b365 MV |
47 | #define CONFIG_SYS_MAXARGS 32 /* Max number of command args */ |
48 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
49 | /* Boot argument buffer size */ | |
0f83b365 MV |
50 | #define CONFIG_AUTO_COMPLETE /* Command auto complete */ |
51 | #define CONFIG_CMDLINE_EDITING /* Command history etc */ | |
0f83b365 MV |
52 | |
53 | /* | |
54 | * Serial Driver | |
55 | */ | |
56 | #define CONFIG_MXC_UART | |
57 | #define CONFIG_MXC_UART_BASE UART2_BASE | |
58 | #define CONFIG_CONS_INDEX 1 | |
0f83b365 MV |
59 | |
60 | /* | |
61 | * MMC Driver | |
62 | */ | |
63 | #ifdef CONFIG_CMD_MMC | |
0f83b365 MV |
64 | #define CONFIG_FSL_ESDHC |
65 | #define CONFIG_SYS_FSL_ESDHC_ADDR 0 | |
66 | #define CONFIG_SYS_FSL_ESDHC_NUM 1 | |
67 | #endif | |
68 | ||
69 | /* | |
70 | * NAND | |
71 | */ | |
72 | #define CONFIG_ENV_SIZE (16 * 1024) | |
73 | #ifdef CONFIG_CMD_NAND | |
74 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
75 | #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR_AXI | |
0f83b365 MV |
76 | #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR_AXI |
77 | #define CONFIG_MXC_NAND_IP_REGS_BASE NFC_BASE_ADDR | |
78 | #define CONFIG_SYS_NAND_LARGEPAGE | |
79 | #define CONFIG_MXC_NAND_HWECC | |
80 | #define CONFIG_SYS_NAND_USE_FLASH_BBT | |
81 | ||
82 | /* Environment is in NAND */ | |
0f83b365 MV |
83 | #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE |
84 | #define CONFIG_ENV_SECT_SIZE (128 * 1024) | |
fc23b530 MV |
85 | #define CONFIG_ENV_RANGE (4 * CONFIG_ENV_SECT_SIZE) |
86 | #define CONFIG_ENV_OFFSET (8 * CONFIG_ENV_SECT_SIZE) /* 1 MiB */ | |
0f83b365 MV |
87 | #define CONFIG_ENV_OFFSET_REDUND \ |
88 | (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE) | |
89 | ||
0f83b365 MV |
90 | #define CONFIG_MTD_DEVICE |
91 | #define CONFIG_MTD_PARTITIONS | |
0f83b365 MV |
92 | #endif |
93 | ||
94 | /* | |
95 | * Ethernet on SOC (FEC) | |
96 | */ | |
97 | #ifdef CONFIG_CMD_NET | |
98 | #define CONFIG_FEC_MXC | |
99 | #define IMX_FEC_BASE FEC_BASE_ADDR | |
100 | #define CONFIG_FEC_MXC_PHYADDR 0x0 | |
101 | #define CONFIG_MII | |
102 | #define CONFIG_DISCOVER_PHY | |
103 | #define CONFIG_FEC_XCV_TYPE RMII | |
85d8a5fc | 104 | #define CONFIG_ETHPRIME "FEC0" |
0f83b365 MV |
105 | #endif |
106 | ||
107 | /* | |
108 | * I2C | |
109 | */ | |
110 | #ifdef CONFIG_CMD_I2C | |
b089d039 | 111 | #define CONFIG_SYS_I2C |
112 | #define CONFIG_SYS_I2C_MXC | |
03544c66 AA |
113 | #define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */ |
114 | #define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */ | |
f8cb101e | 115 | #define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */ |
25fe0572 | 116 | #define CONFIG_SYS_RTC_BUS_NUM 1 /* I2C2 */ |
0f83b365 MV |
117 | #endif |
118 | ||
119 | /* | |
120 | * RTC | |
121 | */ | |
122 | #ifdef CONFIG_CMD_DATE | |
123 | #define CONFIG_RTC_M41T62 | |
124 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 | |
125 | #define CONFIG_SYS_M41T11_BASE_YEAR 2000 | |
126 | #endif | |
127 | ||
128 | /* | |
129 | * USB | |
130 | */ | |
131 | #ifdef CONFIG_CMD_USB | |
0f83b365 | 132 | #define CONFIG_USB_EHCI_MX5 |
0f83b365 MV |
133 | #define CONFIG_MXC_USB_PORT 1 |
134 | #define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW) | |
135 | #define CONFIG_MXC_USB_FLAGS 0 | |
136 | #endif | |
137 | ||
138 | /* | |
139 | * SATA | |
140 | */ | |
141 | #ifdef CONFIG_CMD_SATA | |
0f83b365 MV |
142 | #define CONFIG_SYS_SATA_MAX_DEVICE 1 |
143 | #define CONFIG_DWC_AHSATA_PORT_ID 0 | |
144 | #define CONFIG_DWC_AHSATA_BASE_ADDR SATA_BASE_ADDR | |
145 | #define CONFIG_LBA48 | |
0f83b365 MV |
146 | #endif |
147 | ||
502a710f MV |
148 | /* |
149 | * LCD | |
150 | */ | |
151 | #ifdef CONFIG_VIDEO | |
152 | #define CONFIG_VIDEO_IPUV3 | |
502a710f | 153 | #define CONFIG_VIDEO_BMP_RLE8 |
62d3c2d6 | 154 | #define CONFIG_VIDEO_BMP_GZIP |
502a710f | 155 | #define CONFIG_SPLASH_SCREEN |
62d3c2d6 MV |
156 | #define CONFIG_SPLASHIMAGE_GUARD |
157 | #define CONFIG_SPLASH_SCREEN_ALIGN | |
502a710f MV |
158 | #define CONFIG_BMP_16BPP |
159 | #define CONFIG_VIDEO_LOGO | |
62d3c2d6 | 160 | #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE (2 << 20) |
502a710f MV |
161 | #endif |
162 | ||
0f83b365 MV |
163 | /* |
164 | * Boot Linux | |
165 | */ | |
166 | #define CONFIG_CMDLINE_TAG | |
167 | #define CONFIG_INITRD_TAG | |
168 | #define CONFIG_REVISION_TAG | |
169 | #define CONFIG_SETUP_MEMORY_TAGS | |
85d8a5fc | 170 | #define CONFIG_BOOTFILE "fitImage" |
0f83b365 | 171 | #define CONFIG_LOADADDR 0x70800000 |
85d8a5fc | 172 | #define CONFIG_BOOTCOMMAND "run mmc_mmc" |
0f83b365 | 173 | #define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR |
0f83b365 MV |
174 | |
175 | /* | |
176 | * NAND SPL | |
177 | */ | |
0f83b365 MV |
178 | #define CONFIG_SPL_FRAMEWORK |
179 | #define CONFIG_SPL_TARGET "u-boot-with-nand-spl.imx" | |
0f83b365 MV |
180 | #define CONFIG_SPL_TEXT_BASE 0x70008000 |
181 | #define CONFIG_SPL_PAD_TO 0x8000 | |
182 | #define CONFIG_SPL_STACK 0x70004000 | |
0f83b365 MV |
183 | |
184 | #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO | |
185 | #define CONFIG_SYS_NAND_PAGE_SIZE 2048 | |
186 | #define CONFIG_SYS_NAND_OOBSIZE 64 | |
187 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 | |
188 | #define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024) | |
189 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 | |
190 | ||
85d8a5fc LR |
191 | /* |
192 | * Extra Environments | |
193 | */ | |
194 | #define CONFIG_PREBOOT "run try_bootscript" | |
195 | #define CONFIG_HOSTNAME m53evk | |
196 | ||
197 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
198 | "consdev=ttymxc1\0" \ | |
199 | "baudrate=115200\0" \ | |
200 | "bootscript=boot.scr\0" \ | |
201 | "bootdev=/dev/mmcblk0p1\0" \ | |
202 | "rootdev=/dev/mmcblk0p2\0" \ | |
203 | "netdev=eth0\0" \ | |
204 | "rootpath=/opt/eldk-5.5/armv7a-hf/rootfs-qte-sdk\0" \ | |
205 | "kernel_addr_r=0x72000000\0" \ | |
206 | "addcons=" \ | |
207 | "setenv bootargs ${bootargs} " \ | |
208 | "console=${consdev},${baudrate}\0" \ | |
209 | "addip=" \ | |
210 | "setenv bootargs ${bootargs} " \ | |
211 | "ip=${ipaddr}:${serverip}:${gatewayip}:" \ | |
212 | "${netmask}:${hostname}:${netdev}:off\0" \ | |
213 | "addmisc=" \ | |
214 | "setenv bootargs ${bootargs} ${miscargs}\0" \ | |
215 | "adddfltmtd=" \ | |
216 | "if test \"x${mtdparts}\" == \"x\" ; then " \ | |
217 | "mtdparts default ; " \ | |
218 | "fi\0" \ | |
219 | "addmtd=" \ | |
220 | "run adddfltmtd ; " \ | |
221 | "setenv bootargs ${bootargs} ${mtdparts}\0" \ | |
222 | "addargs=run addcons addmtd addmisc\0" \ | |
223 | "mmcload=" \ | |
224 | "mmc rescan ; " \ | |
febae49a | 225 | "load mmc 0:1 ${kernel_addr_r} ${bootfile}\0" \ |
85d8a5fc LR |
226 | "ubiload=" \ |
227 | "ubi part UBI ; ubifsmount ubi0:rootfs ; " \ | |
228 | "ubifsload ${kernel_addr_r} /boot/${bootfile}\0" \ | |
229 | "netload=" \ | |
230 | "tftp ${kernel_addr_r} ${hostname}/${bootfile}\0" \ | |
231 | "miscargs=nohlt panic=1\0" \ | |
232 | "mmcargs=setenv bootargs root=${rootdev} rw rootwait\0" \ | |
233 | "ubiargs=" \ | |
234 | "setenv bootargs ubi.mtd=5 " \ | |
235 | "root=ubi0:rootfs rootfstype=ubifs\0" \ | |
236 | "nfsargs=" \ | |
237 | "setenv bootargs root=/dev/nfs rw " \ | |
238 | "nfsroot=${serverip}:${rootpath},v3,tcp\0" \ | |
239 | "mmc_mmc=" \ | |
240 | "run mmcload mmcargs addargs ; " \ | |
241 | "bootm ${kernel_addr_r}\0" \ | |
242 | "mmc_ubi=" \ | |
243 | "run mmcload ubiargs addargs ; " \ | |
244 | "bootm ${kernel_addr_r}\0" \ | |
245 | "mmc_nfs=" \ | |
246 | "run mmcload nfsargs addip addargs ; " \ | |
247 | "bootm ${kernel_addr_r}\0" \ | |
248 | "ubi_mmc=" \ | |
249 | "run ubiload mmcargs addargs ; " \ | |
250 | "bootm ${kernel_addr_r}\0" \ | |
251 | "ubi_ubi=" \ | |
252 | "run ubiload ubiargs addargs ; " \ | |
253 | "bootm ${kernel_addr_r}\0" \ | |
254 | "ubi_nfs=" \ | |
255 | "run ubiload nfsargs addip addargs ; " \ | |
256 | "bootm ${kernel_addr_r}\0" \ | |
257 | "net_mmc=" \ | |
258 | "run netload mmcargs addargs ; " \ | |
259 | "bootm ${kernel_addr_r}\0" \ | |
260 | "net_ubi=" \ | |
261 | "run netload ubiargs addargs ; " \ | |
262 | "bootm ${kernel_addr_r}\0" \ | |
263 | "net_nfs=" \ | |
264 | "run netload nfsargs addip addargs ; " \ | |
265 | "bootm ${kernel_addr_r}\0" \ | |
266 | "try_bootscript=" \ | |
267 | "mmc rescan;" \ | |
14b256e5 | 268 | "if test -e mmc 0:1 ${bootscript} ; then " \ |
febae49a | 269 | "if load mmc 0:1 ${kernel_addr_r} ${bootscript};" \ |
252499e6 MV |
270 | "then ; " \ |
271 | "echo Running bootscript... ; " \ | |
272 | "source ${kernel_addr_r} ; " \ | |
14b256e5 | 273 | "fi ; " \ |
85d8a5fc LR |
274 | "fi\0" |
275 | ||
0f83b365 | 276 | #endif /* __M53EVK_CONFIG_H__ */ |