]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/makalu.h
Convert CONFIG_BOARD_EARLY_INIT_F to Kconfig
[people/ms/u-boot.git] / include / configs / makalu.h
CommitLineData
211ea91a 1/*
8a24c07b
GE
2 * Copyright (c) 2008 Nuovation System Designs, LLC
3 * Grant Erickson <gerickson@nuovations.com>
4 *
869d14b4 5 * (C) Copyright 2007-2008
211ea91a
SR
6 * Stefan Roese, DENX Software Engineering, sr@denx.de.
7 *
3765b3e7 8 * SPDX-License-Identifier: GPL-2.0+
211ea91a
SR
9 */
10
11/************************************************************************
12 * makalu.h - configuration for AMCC Makalu (405EX)
13 ***********************************************************************/
14
15#ifndef __CONFIG_H
16#define __CONFIG_H
17
18/*-----------------------------------------------------------------------
19 * High Level Configuration Options
20 *----------------------------------------------------------------------*/
21#define CONFIG_MAKALU 1 /* Board is Makalu */
211ea91a
SR
22#define CONFIG_405EX 1 /* Specifc 405EX support*/
23#define CONFIG_SYS_CLK_FREQ 33330000 /* ext frequency to pll */
24
2ae18241
WD
25#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
26
490f2040
SR
27/*
28 * Include common defines/options for all AMCC eval boards
29 */
30#define CONFIG_HOSTNAME makalu
31#define CONFIG_ADDMISC "addmisc=setenv bootargs ${bootargs} rtc-x1205.probe=0,0x6f\0"
32#include "amcc-common.h"
33
211ea91a
SR
34#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
35
36/*-----------------------------------------------------------------------
37 * Base addresses -- Note these are effective addresses where the
38 * actual resources get mapped (not physical addresses)
39 *----------------------------------------------------------------------*/
6d0f6bcf
JCPV
40#define CONFIG_SYS_FLASH_BASE 0xFC000000
41#define CONFIG_SYS_FPGA_BASE 0xF0000000
211ea91a
SR
42
43/*-----------------------------------------------------------------------
8a24c07b
GE
44 * Initial RAM & Stack Pointer Configuration Options
45 *
46 * There are traditionally three options for the primordial
47 * (i.e. initial) stack usage on the 405-series:
48 *
49 * 1) On-chip Memory (OCM) (i.e. SRAM)
50 * 2) Data cache
51 * 3) SDRAM
52 *
53 * For the 405EX(r), there is no OCM, so we are left with (2) or (3)
54 * the latter of which is less than desireable since it requires
55 * setting up the SDRAM and ECC in assembly code.
56 *
6d0f6bcf 57 * To use (2), define 'CONFIG_SYS_INIT_DCACHE_CS' to be an unused chip
8a24c07b 58 * select on the External Bus Controller (EBC) and then select a
6d0f6bcf
JCPV
59 * value for 'CONFIG_SYS_INIT_RAM_ADDR' outside of the range of valid,
60 * physical SDRAM. Otherwise, undefine 'CONFIG_SYS_INIT_DCACHE_CS' and
61 * select a value for 'CONFIG_SYS_INIT_RAM_ADDR' within the range of valid,
8a24c07b
GE
62 * physical SDRAM to use (3).
63 *-----------------------------------------------------------------------*/
64
6d0f6bcf 65#define CONFIG_SYS_INIT_DCACHE_CS 4
8a24c07b 66
6d0f6bcf
JCPV
67#if defined(CONFIG_SYS_INIT_DCACHE_CS)
68#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + ( 1 << 30)) /* 1 GiB */
8a24c07b 69#else
6d0f6bcf
JCPV
70#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_SDRAM_BASE + (32 << 20)) /* 32 MiB */
71#endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
8a24c07b 72
553f0982 73#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10) /* 4 KiB */
25ddd1fb 74#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
211ea91a 75
8a24c07b
GE
76/*
77 * If the data cache is being used for the primordial stack and global
78 * data area, the POST word must be placed somewhere else. The General
79 * Purpose Timer (GPT) is unused by u-boot and the kernel and preserves
80 * its compare and mask register contents across reset, so it is used
81 * for the POST word.
82 */
83
6d0f6bcf
JCPV
84#if defined(CONFIG_SYS_INIT_DCACHE_CS)
85# define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
800eb096 86# define CONFIG_SYS_POST_WORD_ADDR (CONFIG_SYS_PERIPHERAL_BASE + GPT0_COMP6)
8a24c07b 87#else
6d0f6bcf
JCPV
88# define CONFIG_SYS_INIT_EXTRA_SIZE 16
89# define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - CONFIG_SYS_INIT_EXTRA_SIZE)
6d0f6bcf
JCPV
90# define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_INIT_RAM_ADDR
91#endif /* defined(CONFIG_SYS_INIT_DCACHE_CS) */
211ea91a
SR
92
93/*-----------------------------------------------------------------------
94 * Serial Port
95 *----------------------------------------------------------------------*/
550650dd 96#define CONFIG_CONS_INDEX 1 /* Use UART0 */
6d0f6bcf 97#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no ext. clk */
211ea91a 98
211ea91a
SR
99/*-----------------------------------------------------------------------
100 * Environment
101 *----------------------------------------------------------------------*/
5a1aceb0 102#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
211ea91a
SR
103
104/*-----------------------------------------------------------------------
105 * FLASH related
106 *----------------------------------------------------------------------*/
6d0f6bcf 107#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
00b1883a 108#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
211ea91a 109
6d0f6bcf
JCPV
110#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
111#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
112#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
211ea91a 113
6d0f6bcf
JCPV
114#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
115#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
211ea91a 116
6d0f6bcf
JCPV
117#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
118#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
211ea91a 119
5a1aceb0 120#ifdef CONFIG_ENV_IS_IN_FLASH
0e8d1586 121#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
6d0f6bcf 122#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
0e8d1586 123#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
211ea91a
SR
124
125/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
126#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
127#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
5a1aceb0 128#endif /* CONFIG_ENV_IS_IN_FLASH */
211ea91a
SR
129
130/*-----------------------------------------------------------------------
131 * DDR SDRAM
132 *----------------------------------------------------------------------*/
6d0f6bcf 133#define CONFIG_SYS_MBYTES_SDRAM (256) /* 256MB */
8a24c07b 134
6d0f6bcf
JCPV
135#define CONFIG_SYS_SDRAM0_MB0CF_BASE (( 0 << 20) + CONFIG_SYS_SDRAM_BASE)
136#define CONFIG_SYS_SDRAM0_MB1CF_BASE ((128 << 20) + CONFIG_SYS_SDRAM_BASE)
8a24c07b
GE
137
138/* DDR1/2 SDRAM Device Control Register Data Values */
6d0f6bcf 139#define CONFIG_SYS_SDRAM0_MB0CF ((CONFIG_SYS_SDRAM0_MB0CF_BASE >> 3) | \
8a24c07b
GE
140 SDRAM_RXBAS_SDSZ_128MB | \
141 SDRAM_RXBAS_SDAM_MODE2 | \
142 SDRAM_RXBAS_SDBE_ENABLE)
6d0f6bcf 143#define CONFIG_SYS_SDRAM0_MB1CF ((CONFIG_SYS_SDRAM0_MB1CF_BASE >> 3) | \
8a24c07b
GE
144 SDRAM_RXBAS_SDSZ_128MB | \
145 SDRAM_RXBAS_SDAM_MODE2 | \
146 SDRAM_RXBAS_SDBE_ENABLE)
6d0f6bcf
JCPV
147#define CONFIG_SYS_SDRAM0_MB2CF SDRAM_RXBAS_SDBE_DISABLE
148#define CONFIG_SYS_SDRAM0_MB3CF SDRAM_RXBAS_SDBE_DISABLE
149#define CONFIG_SYS_SDRAM0_MCOPT1 0x04322000
150#define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
151#define CONFIG_SYS_SDRAM0_MODT0 0x01800000
152#define CONFIG_SYS_SDRAM0_MODT1 0x00000000
153#define CONFIG_SYS_SDRAM0_CODT 0x0080f837
154#define CONFIG_SYS_SDRAM0_RTR 0x06180000
155#define CONFIG_SYS_SDRAM0_INITPLR0 0xa8380000
156#define CONFIG_SYS_SDRAM0_INITPLR1 0x81900400
157#define CONFIG_SYS_SDRAM0_INITPLR2 0x81020000
158#define CONFIG_SYS_SDRAM0_INITPLR3 0x81030000
159#define CONFIG_SYS_SDRAM0_INITPLR4 0x81010404
160#define CONFIG_SYS_SDRAM0_INITPLR5 0x81000542
161#define CONFIG_SYS_SDRAM0_INITPLR6 0x81900400
162#define CONFIG_SYS_SDRAM0_INITPLR7 0x8D080000
163#define CONFIG_SYS_SDRAM0_INITPLR8 0x8D080000
164#define CONFIG_SYS_SDRAM0_INITPLR9 0x8D080000
165#define CONFIG_SYS_SDRAM0_INITPLR10 0x8D080000
166#define CONFIG_SYS_SDRAM0_INITPLR11 0x81000442
167#define CONFIG_SYS_SDRAM0_INITPLR12 0x81010780
168#define CONFIG_SYS_SDRAM0_INITPLR13 0x81010400
169#define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
170#define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
171#define CONFIG_SYS_SDRAM0_RQDC 0x80000038
172#define CONFIG_SYS_SDRAM0_RFDC 0x00000209
173#define CONFIG_SYS_SDRAM0_RDCC 0x40000000
174#define CONFIG_SYS_SDRAM0_DLCR 0x030000a5
175#define CONFIG_SYS_SDRAM0_CLKTR 0x80000000
176#define CONFIG_SYS_SDRAM0_WRDTR 0x00000000
177#define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
178#define CONFIG_SYS_SDRAM0_SDTR2 0x32204232
179#define CONFIG_SYS_SDRAM0_SDTR3 0x080b0d1a
180#define CONFIG_SYS_SDRAM0_MMODE 0x00000442
181#define CONFIG_SYS_SDRAM0_MEMODE 0x00000404
211ea91a
SR
182
183/*-----------------------------------------------------------------------
184 * I2C
185 *----------------------------------------------------------------------*/
880540de 186#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
211ea91a 187
6d0f6bcf
JCPV
188#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 6 /* 24C02 requires 5ms delay */
189#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52 /* I2C boot EEPROM (24C02BN) */
190#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
211ea91a
SR
191
192/* Standard DTT sensor configuration */
193#define CONFIG_DTT_DS1775 1
194#define CONFIG_DTT_SENSORS { 0 }
6d0f6bcf 195#define CONFIG_SYS_I2C_DTT_ADDR 0x48
211ea91a
SR
196
197/* RTC configuration */
198#define CONFIG_RTC_X1205 1
6d0f6bcf 199#define CONFIG_SYS_I2C_RTC_ADDR 0x6f
211ea91a
SR
200
201/*-----------------------------------------------------------------------
202 * Ethernet
203 *----------------------------------------------------------------------*/
204#define CONFIG_M88E1111_PHY 1
205#define CONFIG_IBM_EMAC4_V4 1
1740c1bf 206#define CONFIG_EMAC_PHY_MODE EMAC_PHY_MODE_RGMII_RGMII
211ea91a
SR
207#define CONFIG_PHY_ADDR 6 /* PHY address, See schematics */
208
209#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
210#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
211
212#define CONFIG_HAS_ETH0 1
213
211ea91a 214#define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */
ecdcbd4f 215#define CONFIG_PHY1_ADDR 0
211ea91a 216
490f2040
SR
217/*
218 * Default environment variables
219 */
211ea91a 220#define CONFIG_EXTRA_ENV_SETTINGS \
490f2040
SR
221 CONFIG_AMCC_DEF_ENV \
222 CONFIG_AMCC_DEF_ENV_POWERPC \
223 CONFIG_AMCC_DEF_ENV_PPC_OLD \
224 CONFIG_AMCC_DEF_ENV_NOR_UPD \
ecdcbd4f 225 "kernel_addr=fc000000\0" \
869d14b4 226 "fdt_addr=fc1e0000\0" \
ecdcbd4f 227 "ramdisk_addr=fc200000\0" \
211ea91a
SR
228 "pciconfighost=1\0" \
229 "pcie_mode=RP:RP\0" \
230 ""
211ea91a
SR
231
232/*
490f2040 233 * Commands additional to the ones defined in amcc-common.h
211ea91a 234 */
211ea91a 235#define CONFIG_CMD_DATE
211ea91a 236#define CONFIG_CMD_DTT
211ea91a 237#define CONFIG_CMD_PCI
211ea91a
SR
238
239/* POST support */
6d0f6bcf
JCPV
240#define CONFIG_POST (CONFIG_SYS_POST_CACHE | \
241 CONFIG_SYS_POST_CPU | \
242 CONFIG_SYS_POST_ETHER | \
243 CONFIG_SYS_POST_I2C | \
244 CONFIG_SYS_POST_MEMORY | \
245 CONFIG_SYS_POST_UART)
211ea91a
SR
246
247/* Define here the base-addresses of the UARTs to test in POST */
5d7c73e6
SR
248#define CONFIG_SYS_POST_UART_TABLE { CONFIG_SYS_NS16550_COM1, \
249 CONFIG_SYS_NS16550_COM2 }
211ea91a
SR
250
251#define CONFIG_LOGBUFFER
6d0f6bcf 252#define CONFIG_SYS_POST_CACHE_ADDR 0x00800000 /* free virtual address */
211ea91a 253
211ea91a
SR
254/*-----------------------------------------------------------------------
255 * PCI stuff
256 *----------------------------------------------------------------------*/
842033e6 257#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
211ea91a
SR
258#define CONFIG_PCI_SCAN_SHOW 1 /* show pci devices on startup */
259#define CONFIG_PCI_CONFIG_HOST_BRIDGE
260
261/*-----------------------------------------------------------------------
262 * PCIe stuff
263 *----------------------------------------------------------------------*/
6d0f6bcf
JCPV
264#define CONFIG_SYS_PCIE_MEMBASE 0x90000000 /* mapped PCIe memory */
265#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* 128 Meg, smallest incr per port */
211ea91a 266
6d0f6bcf
JCPV
267#define CONFIG_SYS_PCIE0_CFGBASE 0xa0000000 /* remote access */
268#define CONFIG_SYS_PCIE0_XCFGBASE 0xb0000000 /* local access */
269#define CONFIG_SYS_PCIE0_CFGMASK 0xe0000001 /* 512 Meg */
211ea91a 270
6d0f6bcf
JCPV
271#define CONFIG_SYS_PCIE1_CFGBASE 0xc0000000 /* remote access */
272#define CONFIG_SYS_PCIE1_XCFGBASE 0xd0000000 /* local access */
273#define CONFIG_SYS_PCIE1_CFGMASK 0xe0000001 /* 512 Meg */
211ea91a 274
6d0f6bcf
JCPV
275#define CONFIG_SYS_PCIE0_UTLBASE 0xef502000
276#define CONFIG_SYS_PCIE1_UTLBASE 0xef503000
211ea91a
SR
277
278/* base address of inbound PCIe window */
6d0f6bcf 279#define CONFIG_SYS_PCIE_INBOUND_BASE 0x0000000000000000ULL
211ea91a 280
211ea91a
SR
281/*-----------------------------------------------------------------------
282 * External Bus Controller (EBC) Setup
283 *----------------------------------------------------------------------*/
284/* Memory Bank 0 (NOR-FLASH) initialization */
6d0f6bcf
JCPV
285#define CONFIG_SYS_EBC_PB0AP 0x08033700
286#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xda000)
211ea91a
SR
287
288/* Memory Bank 2 (CPLD) initialization */
6d0f6bcf
JCPV
289#define CONFIG_SYS_EBC_PB2AP 0x9400C800
290#define CONFIG_SYS_EBC_PB2CR 0xF0018000 /* BAS=0x800,BS=1MB,BU=R/W,BW=8bit */
211ea91a 291
6d0f6bcf 292#define CONFIG_SYS_EBC_CFG 0x7FC00000 /* EBC0_CFG */
211ea91a
SR
293
294/*-----------------------------------------------------------------------
295 * GPIO Setup
296 *----------------------------------------------------------------------*/
6d0f6bcf 297#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
ecdcbd4f
SR
298{ \
299/* GPIO Core 0 */ \
300{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO0 EBC_DATA_PAR(0) */ \
301{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO1 EBC_DATA_PAR(1) */ \
302{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO2 EBC_DATA_PAR(2) */ \
303{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO3 EBC_DATA_PAR(3) */ \
7cfc12a7
SR
304{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO4 EBC_DATA(20) USB2_DATA(4) */ \
305{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO5 EBC_DATA(21) USB2_DATA(5) */ \
306{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO6 EBC_DATA(22) USB2_DATA(6) */ \
307{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO7 EBC_DATA(23) USB2_DATA(7) */ \
8be76090
SR
308{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 CS(1)/NFCE(1) IRQ(7) */ \
309{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 CS(2)/NFCE(2) IRQ(8) */ \
310{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 CS(3)/NFCE(3) IRQ(9) */ \
ecdcbd4f 311{GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 IRQ(6) */ \
7cfc12a7
SR
312{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO12 EBC_DATA(16) USB2_DATA(0) */ \
313{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO13 EBC_DATA(17) USB2_DATA(1) */ \
314{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO14 EBC_DATA(18) USB2_DATA(2) */ \
315{GPIO0_BASE, GPIO_BI, GPIO_ALT2, GPIO_OUT_0}, /* GPIO15 EBC_DATA(19) USB2_DATA(3) */ \
ecdcbd4f
SR
316{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 UART0_DCD UART1_CTS */ \
317{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 UART0_DSR UART1_RTS */ \
318{GPIO0_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 UART0_CTS */ \
319{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 UART0_RTS */ \
320{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO20 UART0_DTR UART1_TX */ \
321{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO21 UART0_RI UART1_RX */ \
322{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO22 EBC_HOLD_REQ DMA_ACK2 */ \
323{GPIO0_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_0}, /* GPIO23 EBC_HOLD_ACK DMA_REQ2 */ \
324{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO24 EBC_EXT_REQ DMA_EOT2 IRQ(4) */ \
325{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO25 EBC_EXT_ACK DMA_ACK3 IRQ(3) */ \
326{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 EBC_ADDR(5) DMA_EOT0 TS(3) */ \
327{GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO27 EBC_BUS_REQ DMA_EOT3 IRQ(5) */ \
328{GPIO0_BASE, GPIO_IN, GPIO_SEL , GPIO_OUT_0}, /* GPIO28 */ \
8be76090
SR
329{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO29 DMA_EOT1 IRQ(2) */ \
330{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO30 DMA_REQ1 IRQ(1) */ \
331{GPIO0_BASE, GPIO_IN, GPIO_ALT2, GPIO_OUT_0}, /* GPIO31 DMA_ACK1 IRQ(0) */ \
ecdcbd4f
SR
332} \
333}
334
6d0f6bcf
JCPV
335#define CONFIG_SYS_GPIO_PCIE_RST 23
336#define CONFIG_SYS_GPIO_PCIE_CLKREQ 27
337#define CONFIG_SYS_GPIO_PCIE_WAKE 28
211ea91a 338
211ea91a 339#endif /* __CONFIG_H */