]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/mx6qsabreauto.h
I2C: mxc_i2c: make I2C1 and I2C2 optional
[people/ms/u-boot.git] / include / configs / mx6qsabreauto.h
CommitLineData
7dd6545d
FE
1/*
2 * Copyright (C) 2012 Freescale Semiconductor, Inc.
3 *
903e779c 4 * Configuration settings for the Freescale i.MX6Q SabreAuto board.
7dd6545d 5 *
1a459660 6 * SPDX-License-Identifier: GPL-2.0+
7dd6545d
FE
7 */
8
9#ifndef __MX6QSABREAUTO_CONFIG_H
10#define __MX6QSABREAUTO_CONFIG_H
7dd6545d
FE
11
12#define CONFIG_MACH_TYPE 3529
13#define CONFIG_MXC_UART_BASE UART4_BASE
51535d9f 14#define CONFIG_CONSOLE_DEV "ttymxc3"
903e779c 15#define CONFIG_MMCROOT "/dev/mmcblk0p2"
7dd6545d
FE
16#define PHYS_SDRAM_SIZE (2u * 1024 * 1024 * 1024)
17
73448b1f
KW
18/* USB Configs */
19#define CONFIG_CMD_USB
20#define CONFIG_USB_EHCI
21#define CONFIG_USB_EHCI_MX6
22#define CONFIG_USB_STORAGE
23#define CONFIG_USB_HOST_ETHER
24#define CONFIG_USB_ETHER_ASIX
d1a52860
TK
25#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
26#define CONFIG_EHCI_HCD_INIT_AFTER_RESET /* For OTG port */
73448b1f
KW
27#define CONFIG_MXC_USB_PORTSC (PORT_PTS_UTMI | PORT_PTS_PTW)
28#define CONFIG_MXC_USB_FLAGS 0
29
8fe280f3
YL
30#define CONFIG_PCA953X
31#define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x30, 8}, {0x32, 8}, {0x34, 8} }
32
c1747970 33#include "mx6sabre_common.h"
51535d9f 34
cdbdde3f
FE
35#undef CONFIG_SYS_NO_FLASH
36#define CONFIG_SYS_FLASH_BASE WEIM_ARB_BASE_ADDR
37#define CONFIG_SYS_FLASH_SECT_SIZE (128 * 1024)
38#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
39#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
40#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
41#define CONFIG_FLASH_CFI_DRIVER /* Use drivers/cfi_flash.c */
42#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* Use buffered writes*/
43#define CONFIG_SYS_FLASH_EMPTY_INFO
44
de7d02ae
SG
45#define CONFIG_SYS_FSL_USDHC_NUM 2
46#if defined(CONFIG_ENV_IS_IN_MMC)
47#define CONFIG_SYS_MMC_ENV_DEV 0
48#endif
49
19578165
RF
50/* I2C Configs */
51#define CONFIG_CMD_I2C
b089d039 52#define CONFIG_SYS_I2C
53#define CONFIG_SYS_I2C_MXC
03544c66
AA
54#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
55#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 56#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
19578165
RF
57#define CONFIG_SYS_I2C_SPEED 100000
58
83bb3215
YL
59/* NAND flash command */
60#define CONFIG_CMD_NAND
61#define CONFIG_CMD_NAND_TRIMFFS
62
63/* NAND stuff */
64#define CONFIG_NAND_MXS
65#define CONFIG_SYS_MAX_NAND_DEVICE 1
66#define CONFIG_SYS_NAND_BASE 0x40000000
67#define CONFIG_SYS_NAND_5_ADDR_CYCLE
68#define CONFIG_SYS_NAND_ONFI_DETECTION
69
70/* DMA stuff, needed for GPMI/MXS NAND support */
71#define CONFIG_APBH_DMA
72#define CONFIG_APBH_DMA_BURST
73#define CONFIG_APBH_DMA_BURST8
74
593243d3
YL
75/* PMIC */
76#define CONFIG_POWER
77#define CONFIG_POWER_I2C
78#define CONFIG_POWER_PFUZE100
79#define CONFIG_POWER_PFUZE100_I2C_ADDR 0x08
80
7dd6545d 81#endif /* __MX6QSABREAUTO_CONFIG_H */