]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/sunxi-common.h
configs: Re-sync almost all of cmd/Kconfig
[people/ms/u-boot.git] / include / configs / sunxi-common.h
CommitLineData
cba69eee
IC
1/*
2 * (C) Copyright 2012-2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3 *
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * Configuration settings for the Allwinner sunxi series of boards.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#ifndef _SUNXI_COMMON_CONFIG_H
14#define _SUNXI_COMMON_CONFIG_H
15
daf6d399 16#include <asm/arch/cpu.h>
e049fe28
HG
17#include <linux/stringify.h>
18
77ef1369
SS
19#ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT
20/*
21 * The U-Boot workarounds bugs in the outdated buggy sunxi-3.4 kernels at the
22 * expense of restricting some features, so the regular machine id values can
23 * be used.
24 */
25# define CONFIG_MACH_TYPE_COMPAT_REV 0
26#else
27/*
28 * A compatibility guard to prevent loading outdated buggy sunxi-3.4 kernels.
29 * Only sunxi-3.4 kernels with appropriate fixes applied are able to pass
30 * beyond the machine id check.
31 */
32# define CONFIG_MACH_TYPE_COMPAT_REV 1
33#endif
34
cba69eee
IC
35/*
36 * High Level Configuration Options
37 */
38#define CONFIG_SUNXI /* sunxi family */
50827a59 39#ifdef CONFIG_SPL_BUILD
50827a59
IC
40#define CONFIG_SYS_THUMB_BUILD /* Thumbs mode to save space in SPL */
41#endif
cba69eee 42
cba69eee 43/* Serial & console */
cba69eee
IC
44#define CONFIG_SYS_NS16550_SERIAL
45/* ns16550 reg in the low bits of cpu reg */
cba69eee 46#define CONFIG_SYS_NS16550_CLK 24000000
4fb60552 47#ifndef CONFIG_DM_SERIAL
1a81cf83
SG
48# define CONFIG_SYS_NS16550_REG_SIZE -4
49# define CONFIG_SYS_NS16550_COM1 SUNXI_UART0_BASE
50# define CONFIG_SYS_NS16550_COM2 SUNXI_UART1_BASE
51# define CONFIG_SYS_NS16550_COM3 SUNXI_UART2_BASE
52# define CONFIG_SYS_NS16550_COM4 SUNXI_UART3_BASE
53# define CONFIG_SYS_NS16550_COM5 SUNXI_R_UART_BASE
54#endif
cba69eee 55
8a65f69c 56/* CPU */
daf6d399 57#define CONFIG_DISPLAY_CPUINFO
8a65f69c 58#define CONFIG_SYS_CACHELINE_SIZE 64
d96ebc46 59#define CONFIG_TIMER_CLK_FREQ 24000000
8a65f69c 60
e049fe28
HG
61/*
62 * The DRAM Base differs between some models. We cannot use macros for the
63 * CONFIG_FOO defines which contain the DRAM base address since they end
64 * up unexpanded in include/autoconf.mk .
65 *
66 * So we have to have this #ifdef #else #endif block for these.
67 */
68#ifdef CONFIG_MACH_SUN9I
69#define SDRAM_OFFSET(x) 0x2##x
70#define CONFIG_SYS_SDRAM_BASE 0x20000000
71#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* default load address */
72#define CONFIG_SYS_TEXT_BASE 0x2a000000
73#define CONFIG_PRE_CON_BUF_ADDR 0x2f000000
ff42d107
HG
74/* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here
75 * since it needs to fit in with the other values. By also #defining it
76 * we get warnings if the Kconfig value mismatches. */
77#define CONFIG_SPL_STACK_R_ADDR 0x2fe00000
e049fe28
HG
78#define CONFIG_SPL_BSS_START_ADDR 0x2ff80000
79#else
80#define SDRAM_OFFSET(x) 0x4##x
cba69eee 81#define CONFIG_SYS_SDRAM_BASE 0x40000000
e049fe28
HG
82#define CONFIG_SYS_LOAD_ADDR 0x42000000 /* default load address */
83#define CONFIG_SYS_TEXT_BASE 0x4a000000
84#define CONFIG_PRE_CON_BUF_ADDR 0x4f000000
ff42d107
HG
85/* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here
86 * since it needs to fit in with the other values. By also #defining it
87 * we get warnings if the Kconfig value mismatches. */
88#define CONFIG_SPL_STACK_R_ADDR 0x4fe00000
e049fe28
HG
89#define CONFIG_SPL_BSS_START_ADDR 0x4ff80000
90#endif
91
92#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000 /* 512 KiB */
e049fe28 93
d96ebc46 94#if defined(CONFIG_MACH_SUN9I) || defined(CONFIG_MACH_SUN50I)
77fe9887
HG
95/*
96 * The A80's A1 sram starts at 0x00010000 rather then at 0x00000000 and is
97 * slightly bigger. Note that it is possible to map the first 32 KiB of the
98 * A1 at 0x00000000 like with older SoCs by writing 0x16aa0001 to the
99 * undocumented 0x008000e0 SYS_CTRL register. Where the 16aa is a key and
100 * the 1 actually activates the mapping of the first 32 KiB to 0x00000000.
101 */
102#define CONFIG_SYS_INIT_RAM_ADDR 0x10000
d96ebc46 103#define CONFIG_SYS_INIT_RAM_SIZE 0x08000 /* FIXME: 40 KiB ? */
77fe9887 104#else
cba69eee
IC
105#define CONFIG_SYS_INIT_RAM_ADDR 0x0
106#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* 32 KiB */
77fe9887 107#endif
cba69eee
IC
108
109#define CONFIG_SYS_INIT_SP_OFFSET \
110 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
111#define CONFIG_SYS_INIT_SP_ADDR \
112 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
113
114#define CONFIG_NR_DRAM_BANKS 1
115#define PHYS_SDRAM_0 CONFIG_SYS_SDRAM_BASE
116#define PHYS_SDRAM_0_SIZE 0x80000000 /* 2 GiB */
117
a6e50a88
IC
118#ifdef CONFIG_AHCI
119#define CONFIG_LIBATA
120#define CONFIG_SCSI_AHCI
121#define CONFIG_SCSI_AHCI_PLAT
122#define CONFIG_SUNXI_AHCI
0751b138 123#define CONFIG_SYS_64BIT_LBA
a6e50a88
IC
124#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
125#define CONFIG_SYS_SCSI_MAX_LUN 1
126#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
127 CONFIG_SYS_SCSI_MAX_LUN)
128#define CONFIG_CMD_SCSI
129#endif
130
cba69eee
IC
131#define CONFIG_SETUP_MEMORY_TAGS
132#define CONFIG_CMDLINE_TAG
133#define CONFIG_INITRD_TAG
9f852211 134#define CONFIG_SERIAL_TAG
cba69eee 135
e5268616 136#ifdef CONFIG_NAND_SUNXI
21d4d37a 137#define CONFIG_SPL_NAND_SUPPORT 1
960caeba
PZ
138#endif
139
e24ea55c 140/* mmc config */
44c79879 141#ifdef CONFIG_MMC
e24ea55c
IC
142#define CONFIG_GENERIC_MMC
143#define CONFIG_CMD_MMC
144#define CONFIG_MMC_SUNXI
145#define CONFIG_MMC_SUNXI_SLOT 0
e24ea55c
IC
146#define CONFIG_ENV_IS_IN_MMC
147#define CONFIG_SYS_MMC_ENV_DEV 0 /* first detected MMC controller */
ff2b47f6 148#endif
e24ea55c 149
5c965ed9
HG
150/* 64MB of malloc() pool */
151#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (64 << 20))
cba69eee
IC
152
153/*
154 * Miscellaneous configurable options
155 */
06beadb0
IC
156#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
157#define CONFIG_SYS_PBSIZE 1024 /* Print Buffer Size */
cba69eee 158#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
cba69eee
IC
159
160/* Boot Argument Buffer Size */
161#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
162
cba69eee 163/* standalone support */
e049fe28 164#define CONFIG_STANDALONE_LOAD_ADDR CONFIG_SYS_LOAD_ADDR
cba69eee 165
cba69eee
IC
166/* baudrate */
167#define CONFIG_BAUDRATE 115200
168
169/* The stack sizes are set up in start.S using the settings below */
170#define CONFIG_STACKSIZE (256 << 10) /* 256 KiB */
171
172/* FLASH and environment organization */
173
174#define CONFIG_SYS_NO_FLASH
175
fa5e1020 176#define CONFIG_SYS_MONITOR_LEN (768 << 10) /* 768 KiB */
cba69eee 177#define CONFIG_IDENT_STRING " Allwinner Technology"
2af25b74 178#define CONFIG_DISPLAY_BOARDINFO
cba69eee 179
e24ea55c 180#define CONFIG_ENV_OFFSET (544 << 10) /* (8 + 24 + 512) KiB */
cba69eee
IC
181#define CONFIG_ENV_SIZE (128 << 10) /* 128 KiB */
182
cba69eee
IC
183#define CONFIG_FAT_WRITE /* enable write access */
184
185#define CONFIG_SPL_FRAMEWORK
186#define CONFIG_SPL_LIBCOMMON_SUPPORT
187#define CONFIG_SPL_SERIAL_SUPPORT
188#define CONFIG_SPL_LIBGENERIC_SUPPORT
189
942cb0b6
SG
190#define CONFIG_SPL_BOARD_LOAD_IMAGE
191
d96ebc46
SS
192#if defined(CONFIG_MACH_SUN9I)
193#define CONFIG_SPL_TEXT_BASE 0x10020 /* sram start+header */
194#define CONFIG_SPL_MAX_SIZE 0x5fe0 /* ? KiB on sun9i */
195#elif defined(CONFIG_MACH_SUN50I)
196#define CONFIG_SPL_TEXT_BASE 0x10020 /* sram start+header */
197#define CONFIG_SPL_MAX_SIZE 0x7fe0 /* 32 KiB on sun50i */
198#else
50827a59
IC
199#define CONFIG_SPL_TEXT_BASE 0x20 /* sram start+header */
200#define CONFIG_SPL_MAX_SIZE 0x5fe0 /* 24KB on sun4i/sun7i */
d96ebc46 201#endif
50827a59
IC
202
203#define CONFIG_SPL_LIBDISK_SUPPORT
f0ce28e9 204
44c79879 205#ifdef CONFIG_MMC
50827a59 206#define CONFIG_SPL_MMC_SUPPORT
f0ce28e9 207#endif
50827a59 208
d96ebc46 209#ifndef CONFIG_ARM64
50827a59 210#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds"
d96ebc46 211#endif
50827a59
IC
212
213#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 80 /* 40KiB */
214#define CONFIG_SPL_PAD_TO 32768 /* decimal for 'dd' */
215
d96ebc46
SS
216#if defined(CONFIG_MACH_SUN9I) || defined(CONFIG_MACH_SUN50I)
217/* FIXME: 40 KiB instead of 32 KiB ? */
218#define LOW_LEVEL_SRAM_STACK 0x00018000
219#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
220#else
cba69eee
IC
221/* end of 32 KiB in sram */
222#define LOW_LEVEL_SRAM_STACK 0x00008000 /* End of sram */
223#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
d96ebc46 224#endif
cba69eee 225
6620377e 226/* I2C */
0d8382ae
JW
227#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
228 defined CONFIG_SY8106A_POWER
6620377e 229#define CONFIG_SPL_I2C_SUPPORT
ad40610b
HG
230#endif
231
6c739c5d
PK
232#if defined CONFIG_I2C0_ENABLE || defined CONFIG_I2C1_ENABLE || \
233 defined CONFIG_I2C2_ENABLE || defined CONFIG_I2C3_ENABLE || \
9d082687 234 defined CONFIG_I2C4_ENABLE || defined CONFIG_R_I2C_ENABLE
8b2db32a 235#define CONFIG_SYS_I2C
6620377e
HG
236#define CONFIG_SYS_I2C_MVTWSI
237#define CONFIG_SYS_I2C_SPEED 400000
238#define CONFIG_SYS_I2C_SLAVE 0x7f
8b2db32a 239#endif
55410089
HG
240
241#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
242#define CONFIG_SYS_I2C_SOFT
243#define CONFIG_SYS_I2C_SOFT_SPEED 50000
244#define CONFIG_SYS_I2C_SOFT_SLAVE 0x00
55410089
HG
245/* We use pin names in Kconfig and sunxi_name_to_gpio() */
246#define CONFIG_SOFT_I2C_GPIO_SDA soft_i2c_gpio_sda
247#define CONFIG_SOFT_I2C_GPIO_SCL soft_i2c_gpio_scl
248#ifndef __ASSEMBLY__
249extern int soft_i2c_gpio_sda;
250extern int soft_i2c_gpio_scl;
251#endif
1fc42018
HG
252#define CONFIG_VIDEO_LCD_I2C_BUS 0 /* The lcd panel soft i2c is bus 0 */
253#define CONFIG_SYS_SPD_BUS_NUM 1 /* And the axp209 i2c bus is bus 1 */
254#else
255#define CONFIG_SYS_SPD_BUS_NUM 0 /* The axp209 i2c bus is bus 0 */
256#define CONFIG_VIDEO_LCD_I2C_BUS -1 /* NA, but necessary to compile */
55410089
HG
257#endif
258
14bc66bd 259/* PMU */
95ab8fee 260#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
0d8382ae
JW
261 defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER || \
262 defined CONFIG_SY8106A_POWER
14bc66bd
HN
263#define CONFIG_SPL_POWER_SUPPORT
264#endif
265
f84269c5 266#ifndef CONFIG_CONS_INDEX
cba69eee 267#define CONFIG_CONS_INDEX 1 /* UART0 */
f84269c5 268#endif
cba69eee 269
a5da3c83 270#ifdef CONFIG_REQUIRE_SERIAL_CONSOLE
f3133962
HG
271#if CONFIG_CONS_INDEX == 1
272#ifdef CONFIG_MACH_SUN9I
273#define OF_STDOUT_PATH "/soc/serial@07000000:115200"
274#else
275#define OF_STDOUT_PATH "/soc@01c00000/serial@01c28000:115200"
276#endif
277#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
278#define OF_STDOUT_PATH "/soc@01c00000/serial@01c28400:115200"
5cd83b11
LI
279#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
280#define OF_STDOUT_PATH "/soc@01c00000/serial@01c28800:115200"
f3133962
HG
281#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
282#define OF_STDOUT_PATH "/soc@01c00000/serial@01f02800:115200"
283#else
284#error Unsupported console port nr. Please fix stdout-path in sunxi-common.h.
285#endif
a5da3c83 286#endif /* ifdef CONFIG_REQUIRE_SERIAL_CONSOLE */
f3133962 287
abce2c62
IC
288/* GPIO */
289#define CONFIG_SUNXI_GPIO
cd82113a 290#define CONFIG_SPL_GPIO_SUPPORT
abce2c62 291
7f2c521f
LV
292#ifdef CONFIG_VIDEO
293/*
5633a296
HG
294 * The amount of RAM to keep free at the top of RAM when relocating u-boot,
295 * to use as framebuffer. This must be a multiple of 4096.
7f2c521f 296 */
5c965ed9 297#define CONFIG_SUNXI_MAX_FB_SIZE (16 << 20)
7f2c521f 298
2d7a084b
LV
299/* Do we want to initialize a simple FB? */
300#define CONFIG_VIDEO_DT_SIMPLEFB
301
7f2c521f
LV
302#define CONFIG_VIDEO_SUNXI
303
304#define CONFIG_CFB_CONSOLE
305#define CONFIG_VIDEO_SW_CURSOR
306#define CONFIG_VIDEO_LOGO
be8ec633 307#define CONFIG_VIDEO_STD_TIMINGS
75481607 308#define CONFIG_I2C_EDID
58332f89 309#define VIDEO_LINE_LEN (pGD->plnSizeX)
7f2c521f
LV
310
311/* allow both serial and cfb console. */
312#define CONFIG_CONSOLE_MUX
313/* stop x86 thinking in cfbconsole from trying to init a pc keyboard */
314#define CONFIG_VGA_AS_SINGLE_DEVICE
315
7f2c521f
LV
316#endif /* CONFIG_VIDEO */
317
c26fb9db
HG
318/* Ethernet support */
319#ifdef CONFIG_SUNXI_EMAC
8145dea4 320#define CONFIG_PHY_ADDR 1
c26fb9db 321#define CONFIG_MII /* MII PHY management */
8145dea4 322#define CONFIG_PHYLIB
c26fb9db
HG
323#endif
324
5835823d 325#ifdef CONFIG_SUNXI_GMAC
5835823d
IC
326#define CONFIG_PHY_GIGE /* GMAC can use gigabit PHY */
327#define CONFIG_PHY_ADDR 1
328#define CONFIG_MII /* MII PHY management */
1eae8f66 329#define CONFIG_PHY_REALTEK
5835823d
IC
330#endif
331
2582ca0d 332#ifdef CONFIG_USB_EHCI_HCD
6a72e804
HG
333#define CONFIG_USB_OHCI_NEW
334#define CONFIG_USB_OHCI_SUNXI
335#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1
3584f30c 336#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 1
1a800f7a
HG
337#endif
338
339#ifdef CONFIG_USB_MUSB_SUNXI
95de1e2f 340#define CONFIG_USB_MUSB_PIO_ONLY
1a800f7a
HG
341#endif
342
b21144eb 343#ifdef CONFIG_USB_MUSB_GADGET
aaa4a9e3
SP
344#define CONFIG_USB_FUNCTION_DFU
345#define CONFIG_USB_FUNCTION_FASTBOOT
346#define CONFIG_USB_FUNCTION_MASS_STORAGE
b21144eb
PK
347#endif
348
2a909c5f
SS
349#ifdef CONFIG_USB_FUNCTION_DFU
350#define CONFIG_CMD_DFU
351#define CONFIG_DFU_RAM
352#endif
353
b21144eb
PK
354#ifdef CONFIG_USB_FUNCTION_FASTBOOT
355#define CONFIG_CMD_FASTBOOT
356#define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR
357#define CONFIG_FASTBOOT_BUF_SIZE 0x2000000
bac83fb0 358#define CONFIG_ANDROID_BOOT_IMAGE
b21144eb
PK
359
360#define CONFIG_FASTBOOT_FLASH
44c79879
MR
361
362#ifdef CONFIG_MMC
b21144eb
PK
363#define CONFIG_FASTBOOT_FLASH_MMC_DEV 0
364#define CONFIG_EFI_PARTITION
365#endif
44c79879 366#endif
b21144eb
PK
367
368#ifdef CONFIG_USB_FUNCTION_MASS_STORAGE
369#define CONFIG_CMD_USB_MASS_STORAGE
370#endif
371
86b49093
HG
372#ifdef CONFIG_USB_KEYBOARD
373#define CONFIG_CONSOLE_MUX
374#define CONFIG_PREBOOT
375#define CONFIG_SYS_STDIO_DEREGISTER
eab9433a 376#define CONFIG_SYS_USB_EVENT_POLL_VIA_INT_QUEUE
86b49093
HG
377#endif
378
cba69eee
IC
379#if !defined CONFIG_ENV_IS_IN_MMC && \
380 !defined CONFIG_ENV_IS_IN_NAND && \
381 !defined CONFIG_ENV_IS_IN_FAT && \
382 !defined CONFIG_ENV_IS_IN_SPI_FLASH
383#define CONFIG_ENV_IS_NOWHERE
384#endif
385
b41d7d05 386#define CONFIG_MISC_INIT_R
7f2c521f 387#define CONFIG_SYS_CONSOLE_IS_IN_ENV
b41d7d05 388
cba69eee
IC
389#ifndef CONFIG_SPL_BUILD
390#include <config_distro_defaults.h>
2ec3a612 391
a7925078
SS
392/* Enable pre-console buffer to get complete log on the VGA console */
393#define CONFIG_PRE_CONSOLE_BUFFER
a8552c7c 394#define CONFIG_PRE_CON_BUF_SZ 4096 /* Aprox 2 80*25 screens */
a7925078 395
8c95c556 396/*
5c965ed9 397 * 160M RAM (256M minimum minus 64MB heap + 32MB for u-boot, stack, fb, etc.
8c95c556
HG
398 * 32M uncompressed kernel, 16M compressed kernel, 1M fdt,
399 * 1M script, 1M pxe and the ramdisk at the end.
400 */
2a909c5f
SS
401
402#define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(2000000))
403#define FDT_ADDR_R __stringify(SDRAM_OFFSET(3000000))
404#define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(3100000))
405#define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(3200000))
406#define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(3300000))
407
846e3254 408#define MEM_LAYOUT_ENV_SETTINGS \
5c965ed9 409 "bootm_size=0xa000000\0" \
2a909c5f
SS
410 "kernel_addr_r=" KERNEL_ADDR_R "\0" \
411 "fdt_addr_r=" FDT_ADDR_R "\0" \
412 "scriptaddr=" SCRIPT_ADDR_R "\0" \
413 "pxefile_addr_r=" PXEFILE_ADDR_R "\0" \
414 "ramdisk_addr_r=" RAMDISK_ADDR_R "\0"
415
416#define DFU_ALT_INFO_RAM \
417 "dfu_alt_info_ram=" \
418 "kernel ram " KERNEL_ADDR_R " 0x1000000;" \
419 "fdt ram " FDT_ADDR_R " 0x100000;" \
420 "ramdisk ram " RAMDISK_ADDR_R " 0x4000000\0"
846e3254 421
41f8e9f5
CYT
422#ifdef CONFIG_MMC
423#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
5a37a400
KM
424#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
425#define BOOT_TARGET_DEVICES_MMC_EXTRA(func) func(MMC, mmc, 1)
426#else
427#define BOOT_TARGET_DEVICES_MMC_EXTRA(func)
428#endif
41f8e9f5
CYT
429#else
430#define BOOT_TARGET_DEVICES_MMC(func)
5a37a400 431#define BOOT_TARGET_DEVICES_MMC_EXTRA(func)
41f8e9f5
CYT
432#endif
433
2ec3a612
HG
434#ifdef CONFIG_AHCI
435#define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0)
436#else
437#define BOOT_TARGET_DEVICES_SCSI(func)
438#endif
439
2582ca0d 440#ifdef CONFIG_USB_STORAGE
859b3f14
CYT
441#define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0)
442#else
443#define BOOT_TARGET_DEVICES_USB(func)
444#endif
445
f3b589c0
BN
446/* FEL boot support, auto-execute boot.scr if a script address was provided */
447#define BOOTENV_DEV_FEL(devtypeu, devtypel, instance) \
448 "bootcmd_fel=" \
449 "if test -n ${fel_booted} && test -n ${fel_scriptaddr}; then " \
450 "echo '(FEL boot)'; " \
451 "source ${fel_scriptaddr}; " \
452 "fi\0"
453#define BOOTENV_DEV_NAME_FEL(devtypeu, devtypel, instance) \
454 "fel "
455
2ec3a612 456#define BOOT_TARGET_DEVICES(func) \
f3b589c0 457 func(FEL, fel, na) \
41f8e9f5 458 BOOT_TARGET_DEVICES_MMC(func) \
5a37a400 459 BOOT_TARGET_DEVICES_MMC_EXTRA(func) \
2ec3a612 460 BOOT_TARGET_DEVICES_SCSI(func) \
859b3f14 461 BOOT_TARGET_DEVICES_USB(func) \
2ec3a612
HG
462 func(PXE, pxe, na) \
463 func(DHCP, dhcp, na)
464
3b824025
HG
465#ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT
466#define BOOTCMD_SUNXI_COMPAT \
467 "bootcmd_sunxi_compat=" \
468 "setenv root /dev/mmcblk0p3 rootwait; " \
469 "if ext2load mmc 0 0x44000000 uEnv.txt; then " \
470 "echo Loaded environment from uEnv.txt; " \
471 "env import -t 0x44000000 ${filesize}; " \
472 "fi; " \
473 "setenv bootargs console=${console} root=${root} ${extraargs}; " \
474 "ext2load mmc 0 0x43000000 script.bin && " \
475 "ext2load mmc 0 0x48000000 uImage && " \
476 "bootm 0x48000000\0"
477#else
478#define BOOTCMD_SUNXI_COMPAT
479#endif
480
2ec3a612
HG
481#include <config_distro_bootcmd.h>
482
86b49093
HG
483#ifdef CONFIG_USB_KEYBOARD
484#define CONSOLE_STDIN_SETTINGS \
485 "preboot=usb start\0" \
486 "stdin=serial,usbkbd\0"
487#else
7f2c521f
LV
488#define CONSOLE_STDIN_SETTINGS \
489 "stdin=serial\0"
86b49093 490#endif
7f2c521f
LV
491
492#ifdef CONFIG_VIDEO
493#define CONSOLE_STDOUT_SETTINGS \
494 "stdout=serial,vga\0" \
495 "stderr=serial,vga\0"
496#else
497#define CONSOLE_STDOUT_SETTINGS \
498 "stdout=serial\0" \
499 "stderr=serial\0"
500#endif
501
502#define CONSOLE_ENV_SETTINGS \
503 CONSOLE_STDIN_SETTINGS \
504 CONSOLE_STDOUT_SETTINGS
505
2ec3a612 506#define CONFIG_EXTRA_ENV_SETTINGS \
7f2c521f 507 CONSOLE_ENV_SETTINGS \
846e3254 508 MEM_LAYOUT_ENV_SETTINGS \
2a909c5f 509 DFU_ALT_INFO_RAM \
25acd33f 510 "fdtfile=" CONFIG_DEFAULT_DEVICE_TREE ".dtb\0" \
846e3254 511 "console=ttyS0,115200\0" \
3b824025 512 BOOTCMD_SUNXI_COMPAT \
2ec3a612
HG
513 BOOTENV
514
515#else /* ifndef CONFIG_SPL_BUILD */
516#define CONFIG_EXTRA_ENV_SETTINGS
cba69eee
IC
517#endif
518
519#endif /* _SUNXI_COMMON_CONFIG_H */