]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/sunxi-common.h
sunxi: i2c: Add support for DM I2C
[people/ms/u-boot.git] / include / configs / sunxi-common.h
CommitLineData
cba69eee
IC
1/*
2 * (C) Copyright 2012-2012 Henrik Nordstrom <henrik@henriknordstrom.net>
3 *
4 * (C) Copyright 2007-2011
5 * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
6 * Tom Cubie <tangliang@allwinnertech.com>
7 *
8 * Configuration settings for the Allwinner sunxi series of boards.
9 *
10 * SPDX-License-Identifier: GPL-2.0+
11 */
12
13#ifndef _SUNXI_COMMON_CONFIG_H
14#define _SUNXI_COMMON_CONFIG_H
15
daf6d399 16#include <asm/arch/cpu.h>
e049fe28
HG
17#include <linux/stringify.h>
18
77ef1369
SS
19#ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT
20/*
21 * The U-Boot workarounds bugs in the outdated buggy sunxi-3.4 kernels at the
22 * expense of restricting some features, so the regular machine id values can
23 * be used.
24 */
25# define CONFIG_MACH_TYPE_COMPAT_REV 0
26#else
27/*
28 * A compatibility guard to prevent loading outdated buggy sunxi-3.4 kernels.
29 * Only sunxi-3.4 kernels with appropriate fixes applied are able to pass
30 * beyond the machine id check.
31 */
32# define CONFIG_MACH_TYPE_COMPAT_REV 1
33#endif
34
cba69eee 35/* Serial & console */
cba69eee
IC
36#define CONFIG_SYS_NS16550_SERIAL
37/* ns16550 reg in the low bits of cpu reg */
cba69eee 38#define CONFIG_SYS_NS16550_CLK 24000000
4fb60552 39#ifndef CONFIG_DM_SERIAL
1a81cf83
SG
40# define CONFIG_SYS_NS16550_REG_SIZE -4
41# define CONFIG_SYS_NS16550_COM1 SUNXI_UART0_BASE
42# define CONFIG_SYS_NS16550_COM2 SUNXI_UART1_BASE
43# define CONFIG_SYS_NS16550_COM3 SUNXI_UART2_BASE
44# define CONFIG_SYS_NS16550_COM4 SUNXI_UART3_BASE
45# define CONFIG_SYS_NS16550_COM5 SUNXI_R_UART_BASE
46#endif
cba69eee 47
8a65f69c 48/* CPU */
e4916e85 49#define COUNTER_FREQUENCY 24000000
8a65f69c 50
e049fe28
HG
51/*
52 * The DRAM Base differs between some models. We cannot use macros for the
53 * CONFIG_FOO defines which contain the DRAM base address since they end
54 * up unexpanded in include/autoconf.mk .
55 *
56 * So we have to have this #ifdef #else #endif block for these.
57 */
58#ifdef CONFIG_MACH_SUN9I
59#define SDRAM_OFFSET(x) 0x2##x
60#define CONFIG_SYS_SDRAM_BASE 0x20000000
61#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* default load address */
62#define CONFIG_SYS_TEXT_BASE 0x2a000000
ff42d107
HG
63/* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here
64 * since it needs to fit in with the other values. By also #defining it
65 * we get warnings if the Kconfig value mismatches. */
66#define CONFIG_SPL_STACK_R_ADDR 0x2fe00000
e049fe28
HG
67#define CONFIG_SPL_BSS_START_ADDR 0x2ff80000
68#else
69#define SDRAM_OFFSET(x) 0x4##x
cba69eee 70#define CONFIG_SYS_SDRAM_BASE 0x40000000
e049fe28 71#define CONFIG_SYS_LOAD_ADDR 0x42000000 /* default load address */
c199489f
IZ
72/* V3s do not have enough memory to place code at 0x4a000000 */
73#ifndef CONFIG_MACH_SUN8I_V3S
e049fe28 74#define CONFIG_SYS_TEXT_BASE 0x4a000000
c199489f
IZ
75#else
76#define CONFIG_SYS_TEXT_BASE 0x42e00000
77#endif
ff42d107
HG
78/* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here
79 * since it needs to fit in with the other values. By also #defining it
80 * we get warnings if the Kconfig value mismatches. */
81#define CONFIG_SPL_STACK_R_ADDR 0x4fe00000
e049fe28
HG
82#define CONFIG_SPL_BSS_START_ADDR 0x4ff80000
83#endif
84
85#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000 /* 512 KiB */
e049fe28 86
bc613d85 87#ifdef CONFIG_SUNXI_HIGH_SRAM
77fe9887
HG
88/*
89 * The A80's A1 sram starts at 0x00010000 rather then at 0x00000000 and is
90 * slightly bigger. Note that it is possible to map the first 32 KiB of the
91 * A1 at 0x00000000 like with older SoCs by writing 0x16aa0001 to the
92 * undocumented 0x008000e0 SYS_CTRL register. Where the 16aa is a key and
93 * the 1 actually activates the mapping of the first 32 KiB to 0x00000000.
94 */
95#define CONFIG_SYS_INIT_RAM_ADDR 0x10000
eb504fa1 96#define CONFIG_SYS_INIT_RAM_SIZE 0x08000 /* FIXME: 40 KiB ? */
77fe9887 97#else
cba69eee
IC
98#define CONFIG_SYS_INIT_RAM_ADDR 0x0
99#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* 32 KiB */
77fe9887 100#endif
cba69eee
IC
101
102#define CONFIG_SYS_INIT_SP_OFFSET \
103 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
104#define CONFIG_SYS_INIT_SP_ADDR \
105 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
106
107#define CONFIG_NR_DRAM_BANKS 1
108#define PHYS_SDRAM_0 CONFIG_SYS_SDRAM_BASE
109#define PHYS_SDRAM_0_SIZE 0x80000000 /* 2 GiB */
110
a6e50a88
IC
111#ifdef CONFIG_AHCI
112#define CONFIG_LIBATA
113#define CONFIG_SCSI_AHCI
114#define CONFIG_SCSI_AHCI_PLAT
115#define CONFIG_SUNXI_AHCI
0751b138 116#define CONFIG_SYS_64BIT_LBA
a6e50a88
IC
117#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
118#define CONFIG_SYS_SCSI_MAX_LUN 1
119#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
120 CONFIG_SYS_SCSI_MAX_LUN)
c649e3c9 121#define CONFIG_SCSI
a6e50a88
IC
122#endif
123
cba69eee
IC
124#define CONFIG_SETUP_MEMORY_TAGS
125#define CONFIG_CMDLINE_TAG
126#define CONFIG_INITRD_TAG
9f852211 127#define CONFIG_SERIAL_TAG
cba69eee 128
e5268616 129#ifdef CONFIG_NAND_SUNXI
a0dfa88b 130#define CONFIG_SYS_NAND_MAX_ECCPOS 1664
4ccae81c
BB
131#define CONFIG_SYS_NAND_ONFI_DETECTION
132#define CONFIG_SYS_MAX_NAND_DEVICE 8
d482a8df
HG
133
134#define CONFIG_MTD_DEVICE
135#define CONFIG_MTD_PARTITIONS
960caeba
PZ
136#endif
137
19e99fb4 138#ifdef CONFIG_SPL_SPI_SUNXI
19e99fb4
SS
139#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
140#endif
141
e24ea55c 142/* mmc config */
44c79879 143#ifdef CONFIG_MMC
e24ea55c 144#define CONFIG_MMC_SUNXI_SLOT 0
fb1c43cc
MR
145#endif
146
147#if defined(CONFIG_ENV_IS_IN_MMC)
e24ea55c 148#define CONFIG_SYS_MMC_ENV_DEV 0 /* first detected MMC controller */
ae042beb 149#define CONFIG_SYS_MMC_MAX_DEVICE 4
d6a7e0cb
MR
150#elif defined(CONFIG_ENV_IS_NOWHERE)
151#define CONFIG_ENV_SIZE (128 << 10)
ff2b47f6 152#endif
e24ea55c 153
c199489f 154#ifndef CONFIG_MACH_SUN8I_V3S
5c965ed9
HG
155/* 64MB of malloc() pool */
156#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (64 << 20))
c199489f
IZ
157#else
158/* 2MB of malloc() pool */
159#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (2 << 20))
160#endif
cba69eee
IC
161
162/*
163 * Miscellaneous configurable options
164 */
06beadb0
IC
165#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
166#define CONFIG_SYS_PBSIZE 1024 /* Print Buffer Size */
cba69eee 167#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
cba69eee
IC
168
169/* Boot Argument Buffer Size */
170#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
171
cba69eee 172/* standalone support */
e049fe28 173#define CONFIG_STANDALONE_LOAD_ADDR CONFIG_SYS_LOAD_ADDR
cba69eee 174
cba69eee
IC
175/* FLASH and environment organization */
176
fa5e1020 177#define CONFIG_SYS_MONITOR_LEN (768 << 10) /* 768 KiB */
cba69eee 178
cba69eee
IC
179#define CONFIG_FAT_WRITE /* enable write access */
180
181#define CONFIG_SPL_FRAMEWORK
cba69eee 182
eb77f5c9 183#ifndef CONFIG_ARM64 /* AArch64 FEL support is not ready yet */
942cb0b6 184#define CONFIG_SPL_BOARD_LOAD_IMAGE
eb77f5c9 185#endif
942cb0b6 186
bc613d85 187#ifdef CONFIG_SUNXI_HIGH_SRAM
b19236fd 188#define CONFIG_SPL_TEXT_BASE 0x10040 /* sram start+header */
bc613d85
AP
189#define CONFIG_SPL_MAX_SIZE 0x7fc0 /* 32 KiB */
190#define LOW_LEVEL_SRAM_STACK 0x00018000
d96ebc46 191#else
b19236fd
SS
192#define CONFIG_SPL_TEXT_BASE 0x40 /* sram start+header */
193#define CONFIG_SPL_MAX_SIZE 0x5fc0 /* 24KB on sun4i/sun7i */
bc613d85 194#define LOW_LEVEL_SRAM_STACK 0x00008000 /* End of sram */
d96ebc46 195#endif
50827a59 196
bc613d85
AP
197#define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK
198
d96ebc46 199#ifndef CONFIG_ARM64
50827a59 200#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv7/sunxi/u-boot-spl.lds"
d96ebc46 201#endif
50827a59 202
50827a59
IC
203#define CONFIG_SPL_PAD_TO 32768 /* decimal for 'dd' */
204
cba69eee 205
6620377e 206/* I2C */
0d8382ae
JW
207#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
208 defined CONFIG_SY8106A_POWER
ad40610b
HG
209#endif
210
6c739c5d
PK
211#if defined CONFIG_I2C0_ENABLE || defined CONFIG_I2C1_ENABLE || \
212 defined CONFIG_I2C2_ENABLE || defined CONFIG_I2C3_ENABLE || \
9d082687 213 defined CONFIG_I2C4_ENABLE || defined CONFIG_R_I2C_ENABLE
6620377e 214#define CONFIG_SYS_I2C_MVTWSI
a8f01ccf
JS
215#ifndef CONFIG_DM_I2C
216#define CONFIG_SYS_I2C
6620377e
HG
217#define CONFIG_SYS_I2C_SPEED 400000
218#define CONFIG_SYS_I2C_SLAVE 0x7f
8b2db32a 219#endif
a8f01ccf 220#endif
55410089
HG
221
222#if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD)
223#define CONFIG_SYS_I2C_SOFT
224#define CONFIG_SYS_I2C_SOFT_SPEED 50000
225#define CONFIG_SYS_I2C_SOFT_SLAVE 0x00
55410089
HG
226/* We use pin names in Kconfig and sunxi_name_to_gpio() */
227#define CONFIG_SOFT_I2C_GPIO_SDA soft_i2c_gpio_sda
228#define CONFIG_SOFT_I2C_GPIO_SCL soft_i2c_gpio_scl
229#ifndef __ASSEMBLY__
230extern int soft_i2c_gpio_sda;
231extern int soft_i2c_gpio_scl;
232#endif
1fc42018
HG
233#define CONFIG_VIDEO_LCD_I2C_BUS 0 /* The lcd panel soft i2c is bus 0 */
234#define CONFIG_SYS_SPD_BUS_NUM 1 /* And the axp209 i2c bus is bus 1 */
235#else
236#define CONFIG_SYS_SPD_BUS_NUM 0 /* The axp209 i2c bus is bus 0 */
237#define CONFIG_VIDEO_LCD_I2C_BUS -1 /* NA, but necessary to compile */
55410089
HG
238#endif
239
14bc66bd 240/* PMU */
95ab8fee 241#if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \
0d8382ae
JW
242 defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER || \
243 defined CONFIG_SY8106A_POWER
14bc66bd
HN
244#endif
245
a5da3c83 246#ifdef CONFIG_REQUIRE_SERIAL_CONSOLE
f3133962
HG
247#if CONFIG_CONS_INDEX == 1
248#ifdef CONFIG_MACH_SUN9I
249#define OF_STDOUT_PATH "/soc/serial@07000000:115200"
250#else
251#define OF_STDOUT_PATH "/soc@01c00000/serial@01c28000:115200"
252#endif
253#elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I)
254#define OF_STDOUT_PATH "/soc@01c00000/serial@01c28400:115200"
5cd83b11
LI
255#elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I)
256#define OF_STDOUT_PATH "/soc@01c00000/serial@01c28800:115200"
f3133962
HG
257#elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I)
258#define OF_STDOUT_PATH "/soc@01c00000/serial@01f02800:115200"
259#else
260#error Unsupported console port nr. Please fix stdout-path in sunxi-common.h.
261#endif
a5da3c83 262#endif /* ifdef CONFIG_REQUIRE_SERIAL_CONSOLE */
f3133962 263
abce2c62
IC
264/* GPIO */
265#define CONFIG_SUNXI_GPIO
abce2c62 266
7f2c521f
LV
267#ifdef CONFIG_VIDEO
268/*
5633a296
HG
269 * The amount of RAM to keep free at the top of RAM when relocating u-boot,
270 * to use as framebuffer. This must be a multiple of 4096.
7f2c521f 271 */
5c965ed9 272#define CONFIG_SUNXI_MAX_FB_SIZE (16 << 20)
7f2c521f 273
2d7a084b
LV
274/* Do we want to initialize a simple FB? */
275#define CONFIG_VIDEO_DT_SIMPLEFB
276
7f2c521f
LV
277#define CONFIG_VIDEO_SUNXI
278
7f2c521f 279#define CONFIG_VIDEO_LOGO
be8ec633 280#define CONFIG_VIDEO_STD_TIMINGS
75481607 281#define CONFIG_I2C_EDID
58332f89 282#define VIDEO_LINE_LEN (pGD->plnSizeX)
7f2c521f
LV
283
284/* allow both serial and cfb console. */
7f2c521f 285/* stop x86 thinking in cfbconsole from trying to init a pc keyboard */
7f2c521f 286
7f2c521f
LV
287#endif /* CONFIG_VIDEO */
288
c26fb9db
HG
289/* Ethernet support */
290#ifdef CONFIG_SUNXI_EMAC
8145dea4 291#define CONFIG_PHY_ADDR 1
c26fb9db 292#define CONFIG_MII /* MII PHY management */
8145dea4 293#define CONFIG_PHYLIB
c26fb9db
HG
294#endif
295
5835823d 296#ifdef CONFIG_SUNXI_GMAC
5835823d
IC
297#define CONFIG_PHY_GIGE /* GMAC can use gigabit PHY */
298#define CONFIG_PHY_ADDR 1
299#define CONFIG_MII /* MII PHY management */
1eae8f66 300#define CONFIG_PHY_REALTEK
5835823d
IC
301#endif
302
2582ca0d 303#ifdef CONFIG_USB_EHCI_HCD
6a72e804
HG
304#define CONFIG_USB_OHCI_NEW
305#define CONFIG_USB_OHCI_SUNXI
306#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1
3584f30c 307#define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 1
1a800f7a
HG
308#endif
309
310#ifdef CONFIG_USB_MUSB_SUNXI
95de1e2f 311#define CONFIG_USB_MUSB_PIO_ONLY
1a800f7a
HG
312#endif
313
b21144eb 314#ifdef CONFIG_USB_MUSB_GADGET
aaa4a9e3
SP
315#define CONFIG_USB_FUNCTION_FASTBOOT
316#define CONFIG_USB_FUNCTION_MASS_STORAGE
b21144eb
PK
317#endif
318
319#ifdef CONFIG_USB_FUNCTION_FASTBOOT
320#define CONFIG_CMD_FASTBOOT
321#define CONFIG_FASTBOOT_BUF_ADDR CONFIG_SYS_LOAD_ADDR
322#define CONFIG_FASTBOOT_BUF_SIZE 0x2000000
bac83fb0 323#define CONFIG_ANDROID_BOOT_IMAGE
b21144eb
PK
324
325#define CONFIG_FASTBOOT_FLASH
44c79879
MR
326
327#ifdef CONFIG_MMC
b21144eb 328#define CONFIG_FASTBOOT_FLASH_MMC_DEV 0
b21144eb 329#endif
44c79879 330#endif
b21144eb
PK
331
332#ifdef CONFIG_USB_FUNCTION_MASS_STORAGE
b21144eb
PK
333#endif
334
86b49093 335#ifdef CONFIG_USB_KEYBOARD
86b49093 336#define CONFIG_PREBOOT
eab9433a 337#define CONFIG_SYS_USB_EVENT_POLL_VIA_INT_QUEUE
86b49093
HG
338#endif
339
b41d7d05
JL
340#define CONFIG_MISC_INIT_R
341
cba69eee
IC
342#ifndef CONFIG_SPL_BUILD
343#include <config_distro_defaults.h>
2ec3a612 344
671f9ad8
AP
345#ifdef CONFIG_ARM64
346/*
347 * Boards seem to come with at least 512MB of DRAM.
348 * The kernel should go at 512K, which is the default text offset (that will
349 * be adjusted at runtime if needed).
350 * There is no compression for arm64 kernels (yet), so leave some space
351 * for really big kernels, say 256MB for now.
352 * Scripts, PXE and DTBs should go afterwards, leaving the rest for the initrd.
353 * Align the initrd to a 2MB page.
354 */
c199489f 355#define BOOTM_SIZE __stringify(0xa000000)
671f9ad8
AP
356#define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(0080000))
357#define FDT_ADDR_R __stringify(SDRAM_OFFSET(FA00000))
358#define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(FC00000))
359#define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(FD00000))
360#define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(FE00000))
361
362#else
8c95c556 363/*
5c965ed9 364 * 160M RAM (256M minimum minus 64MB heap + 32MB for u-boot, stack, fb, etc.
8c95c556
HG
365 * 32M uncompressed kernel, 16M compressed kernel, 1M fdt,
366 * 1M script, 1M pxe and the ramdisk at the end.
367 */
c199489f
IZ
368#ifndef CONFIG_MACH_SUN8I_V3S
369#define BOOTM_SIZE __stringify(0xa000000)
2a909c5f
SS
370#define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(2000000))
371#define FDT_ADDR_R __stringify(SDRAM_OFFSET(3000000))
372#define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(3100000))
373#define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(3200000))
374#define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(3300000))
c199489f
IZ
375#else
376/*
377 * 64M RAM minus 2MB heap + 16MB for u-boot, stack, fb, etc.
378 * 16M uncompressed kernel, 8M compressed kernel, 1M fdt,
379 * 1M script, 1M pxe and the ramdisk at the end.
380 */
381#define BOOTM_SIZE __stringify(0x2e00000)
382#define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(1000000))
383#define FDT_ADDR_R __stringify(SDRAM_OFFSET(1800000))
384#define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(1900000))
385#define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(1A00000))
386#define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(1B00000))
387#endif
671f9ad8 388#endif
2a909c5f 389
846e3254 390#define MEM_LAYOUT_ENV_SETTINGS \
c199489f 391 "bootm_size=" BOOTM_SIZE "\0" \
2a909c5f
SS
392 "kernel_addr_r=" KERNEL_ADDR_R "\0" \
393 "fdt_addr_r=" FDT_ADDR_R "\0" \
394 "scriptaddr=" SCRIPT_ADDR_R "\0" \
395 "pxefile_addr_r=" PXEFILE_ADDR_R "\0" \
396 "ramdisk_addr_r=" RAMDISK_ADDR_R "\0"
397
398#define DFU_ALT_INFO_RAM \
399 "dfu_alt_info_ram=" \
400 "kernel ram " KERNEL_ADDR_R " 0x1000000;" \
401 "fdt ram " FDT_ADDR_R " 0x100000;" \
402 "ramdisk ram " RAMDISK_ADDR_R " 0x4000000\0"
846e3254 403
41f8e9f5
CYT
404#ifdef CONFIG_MMC
405#define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0)
5a37a400
KM
406#if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1
407#define BOOT_TARGET_DEVICES_MMC_EXTRA(func) func(MMC, mmc, 1)
408#else
409#define BOOT_TARGET_DEVICES_MMC_EXTRA(func)
410#endif
41f8e9f5
CYT
411#else
412#define BOOT_TARGET_DEVICES_MMC(func)
5a37a400 413#define BOOT_TARGET_DEVICES_MMC_EXTRA(func)
41f8e9f5
CYT
414#endif
415
2ec3a612
HG
416#ifdef CONFIG_AHCI
417#define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0)
418#else
419#define BOOT_TARGET_DEVICES_SCSI(func)
420#endif
421
2582ca0d 422#ifdef CONFIG_USB_STORAGE
859b3f14
CYT
423#define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0)
424#else
425#define BOOT_TARGET_DEVICES_USB(func)
426#endif
427
f3b589c0
BN
428/* FEL boot support, auto-execute boot.scr if a script address was provided */
429#define BOOTENV_DEV_FEL(devtypeu, devtypel, instance) \
430 "bootcmd_fel=" \
431 "if test -n ${fel_booted} && test -n ${fel_scriptaddr}; then " \
432 "echo '(FEL boot)'; " \
433 "source ${fel_scriptaddr}; " \
434 "fi\0"
435#define BOOTENV_DEV_NAME_FEL(devtypeu, devtypel, instance) \
436 "fel "
437
2ec3a612 438#define BOOT_TARGET_DEVICES(func) \
f3b589c0 439 func(FEL, fel, na) \
41f8e9f5 440 BOOT_TARGET_DEVICES_MMC(func) \
5a37a400 441 BOOT_TARGET_DEVICES_MMC_EXTRA(func) \
2ec3a612 442 BOOT_TARGET_DEVICES_SCSI(func) \
859b3f14 443 BOOT_TARGET_DEVICES_USB(func) \
2ec3a612
HG
444 func(PXE, pxe, na) \
445 func(DHCP, dhcp, na)
446
3b824025
HG
447#ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT
448#define BOOTCMD_SUNXI_COMPAT \
449 "bootcmd_sunxi_compat=" \
450 "setenv root /dev/mmcblk0p3 rootwait; " \
451 "if ext2load mmc 0 0x44000000 uEnv.txt; then " \
452 "echo Loaded environment from uEnv.txt; " \
453 "env import -t 0x44000000 ${filesize}; " \
454 "fi; " \
455 "setenv bootargs console=${console} root=${root} ${extraargs}; " \
456 "ext2load mmc 0 0x43000000 script.bin && " \
457 "ext2load mmc 0 0x48000000 uImage && " \
458 "bootm 0x48000000\0"
459#else
460#define BOOTCMD_SUNXI_COMPAT
461#endif
462
2ec3a612
HG
463#include <config_distro_bootcmd.h>
464
86b49093
HG
465#ifdef CONFIG_USB_KEYBOARD
466#define CONSOLE_STDIN_SETTINGS \
467 "preboot=usb start\0" \
468 "stdin=serial,usbkbd\0"
469#else
7f2c521f
LV
470#define CONSOLE_STDIN_SETTINGS \
471 "stdin=serial\0"
86b49093 472#endif
7f2c521f
LV
473
474#ifdef CONFIG_VIDEO
475#define CONSOLE_STDOUT_SETTINGS \
476 "stdout=serial,vga\0" \
477 "stderr=serial,vga\0"
478#else
479#define CONSOLE_STDOUT_SETTINGS \
480 "stdout=serial\0" \
481 "stderr=serial\0"
482#endif
483
c8564b24
MR
484#ifdef CONFIG_MTDIDS_DEFAULT
485#define SUNXI_MTDIDS_DEFAULT \
486 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0"
487#else
488#define SUNXI_MTDIDS_DEFAULT
489#endif
490
491#ifdef CONFIG_MTDPARTS_DEFAULT
492#define SUNXI_MTDPARTS_DEFAULT \
493 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"
494#else
495#define SUNXI_MTDPARTS_DEFAULT
496#endif
497
7f2c521f
LV
498#define CONSOLE_ENV_SETTINGS \
499 CONSOLE_STDIN_SETTINGS \
500 CONSOLE_STDOUT_SETTINGS
501
2eff3b71
AF
502#ifdef CONFIG_ARM64
503#define FDTFILE "allwinner/" CONFIG_DEFAULT_DEVICE_TREE ".dtb"
504#else
505#define FDTFILE CONFIG_DEFAULT_DEVICE_TREE ".dtb"
506#endif
507
2ec3a612 508#define CONFIG_EXTRA_ENV_SETTINGS \
7f2c521f 509 CONSOLE_ENV_SETTINGS \
846e3254 510 MEM_LAYOUT_ENV_SETTINGS \
2a909c5f 511 DFU_ALT_INFO_RAM \
2eff3b71 512 "fdtfile=" FDTFILE "\0" \
846e3254 513 "console=ttyS0,115200\0" \
c8564b24
MR
514 SUNXI_MTDIDS_DEFAULT \
515 SUNXI_MTDPARTS_DEFAULT \
3b824025 516 BOOTCMD_SUNXI_COMPAT \
2ec3a612
HG
517 BOOTENV
518
519#else /* ifndef CONFIG_SPL_BUILD */
520#define CONFIG_EXTRA_ENV_SETTINGS
cba69eee
IC
521#endif
522
523#endif /* _SUNXI_COMMON_CONFIG_H */