]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/ti_armv7_keystone2.h
Convert CONFIG_SYS_I2C_BUS_MAX to Kconfig
[people/ms/u-boot.git] / include / configs / ti_armv7_keystone2.h
CommitLineData
2221cd12
HZ
1/*
2 * Common configuration header file for all Keystone II EVM platforms
3 *
4 * (C) Copyright 2012-2014
5 * Texas Instruments Incorporated, <www.ti.com>
6 *
7 * SPDX-License-Identifier: GPL-2.0+
8 */
9
10#ifndef __CONFIG_KS2_EVM_H
11#define __CONFIG_KS2_EVM_H
12
13#define CONFIG_SOC_KEYSTONE
14
15/* U-Boot Build Configuration */
16#define CONFIG_SKIP_LOWLEVEL_INIT /* U-Boot is a 2nd stage loader */
2221cd12
HZ
17
18/* SoC Configuration */
2221cd12
HZ
19#define CONFIG_ARCH_CPU_INIT
20#define CONFIG_SYS_ARCH_TIMER
27ce6965 21#ifndef CONFIG_SYS_TEXT_BASE
401f2d91 22#define CONFIG_SYS_TEXT_BASE 0x0c000000
27ce6965 23#endif
2221cd12
HZ
24#define CONFIG_SPL_TARGET "u-boot-spi.gph"
25#define CONFIG_SYS_DCACHE_OFF
26
27/* Memory Configuration */
28#define CONFIG_NR_DRAM_BANKS 2
2221cd12
HZ
29#define CONFIG_SYS_LPAE_SDRAM_BASE 0x800000000
30#define CONFIG_MAX_RAM_BANK_SIZE (2 << 30) /* 2GB */
401f2d91 31#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SPL_TEXT_BASE - \
2221cd12
HZ
32 GENERATED_GBL_DATA_SIZE)
33
aaf461f9
LV
34#ifdef CONFIG_SYS_MALLOC_F_LEN
35#define SPL_MALLOC_F_SIZE CONFIG_SYS_MALLOC_F_LEN
36#else
37#define SPL_MALLOC_F_SIZE 0
38#endif
39
2221cd12
HZ
40/* SPL SPI Loader Configuration */
41#define CONFIG_SPL_PAD_TO 65536
42#define CONFIG_SPL_MAX_SIZE (CONFIG_SPL_PAD_TO - 8)
43#define CONFIG_SPL_BSS_START_ADDR (CONFIG_SPL_TEXT_BASE + \
44 CONFIG_SPL_MAX_SIZE)
45#define CONFIG_SPL_BSS_MAX_SIZE (32 * 1024)
46#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
47 CONFIG_SPL_BSS_MAX_SIZE)
48#define CONFIG_SYS_SPL_MALLOC_SIZE (32 * 1024)
8ccdba8b 49#define KEYSTONE_SPL_STACK_SIZE (8 * 1024)
2221cd12
HZ
50#define CONFIG_SPL_STACK (CONFIG_SYS_SPL_MALLOC_START + \
51 CONFIG_SYS_SPL_MALLOC_SIZE + \
aaf461f9 52 SPL_MALLOC_F_SIZE + \
8ccdba8b 53 KEYSTONE_SPL_STACK_SIZE - 4)
2221cd12 54#define CONFIG_SPL_SPI_LOAD
2221cd12 55#define CONFIG_SYS_SPI_U_BOOT_OFFS CONFIG_SPL_PAD_TO
2221cd12 56
a4562d06
FCJ
57/* SRAM scratch space entries */
58#define SRAM_SCRATCH_SPACE_ADDR CONFIG_SPL_STACK + 0x8
59
60#define TI_SRAM_SCRATCH_BOARD_EEPROM_START (SRAM_SCRATCH_SPACE_ADDR)
61#define TI_SRAM_SCRATCH_BOARD_EEPROM_END (SRAM_SCRATCH_SPACE_ADDR + 0x200)
62#define KEYSTONE_SRAM_SCRATCH_SPACE_END (TI_SRAM_SCRATCH_BOARD_EEPROM_END)
63
2221cd12 64/* UART Configuration */
2221cd12 65#define CONFIG_SYS_NS16550_MEM32
391839fb
LV
66#if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_DM_SERIAL)
67#define CONFIG_SYS_NS16550_SERIAL
2221cd12 68#define CONFIG_SYS_NS16550_REG_SIZE -4
391839fb 69#endif
2221cd12
HZ
70#define CONFIG_SYS_NS16550_COM1 KS2_UART0_BASE
71#define CONFIG_SYS_NS16550_COM2 KS2_UART1_BASE
2221cd12 72#define CONFIG_CONS_INDEX 1
2221cd12 73
e6d71e1c 74#ifndef CONFIG_SOC_K2G
43ebbfc3 75#define CONFIG_SYS_NS16550_CLK ks_clk_get_rate(KS2_CLK1_6)
e6d71e1c 76#else
43ebbfc3 77#define CONFIG_SYS_NS16550_CLK ks_clk_get_rate(uart_pll_clk) / 2
e6d71e1c
VA
78#endif
79
2221cd12 80/* SPI Configuration */
2221cd12 81#define CONFIG_DAVINCI_SPI
43ebbfc3 82#define CONFIG_SYS_SPI_CLK ks_clk_get_rate(KS2_CLK1_6)
2221cd12
HZ
83#define CONFIG_SF_DEFAULT_SPEED 30000000
84#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
85#define CONFIG_SYS_SPI0
86#define CONFIG_SYS_SPI_BASE KS2_SPI0_BASE
87#define CONFIG_SYS_SPI0_NUM_CS 4
88#define CONFIG_SYS_SPI1
89#define CONFIG_SYS_SPI1_BASE KS2_SPI1_BASE
90#define CONFIG_SYS_SPI1_NUM_CS 4
91#define CONFIG_SYS_SPI2
92#define CONFIG_SYS_SPI2_BASE KS2_SPI2_BASE
93#define CONFIG_SYS_SPI2_NUM_CS 4
39832244
V
94#ifdef CONFIG_SPL_BUILD
95#undef CONFIG_DM_SPI
96#undef CONFIG_DM_SPI_FLASH
97#endif
2221cd12
HZ
98
99/* Network Configuration */
3fe93623 100#define CONFIG_PHY_MARVELL
2221cd12
HZ
101#define CONFIG_MII
102#define CONFIG_BOOTP_DEFAULT
103#define CONFIG_BOOTP_DNS
104#define CONFIG_BOOTP_DNS2
105#define CONFIG_BOOTP_SEND_HOSTNAME
106#define CONFIG_NET_RETRY_COUNT 32
2221cd12
HZ
107#define CONFIG_SYS_SGMII_REFCLK_MHZ 312
108#define CONFIG_SYS_SGMII_LINERATE_MHZ 1250
109#define CONFIG_SYS_SGMII_RATESCALE 2
110
ef454717 111/* Keyston Navigator Configuration */
796bcee6 112#define CONFIG_TI_KSNAV
ef454717
KI
113#define CONFIG_KSNAV_QM_BASE_ADDRESS KS2_QM_BASE_ADDRESS
114#define CONFIG_KSNAV_QM_CONF_BASE KS2_QM_CONF_BASE
115#define CONFIG_KSNAV_QM_DESC_SETUP_BASE KS2_QM_DESC_SETUP_BASE
116#define CONFIG_KSNAV_QM_STATUS_RAM_BASE KS2_QM_STATUS_RAM_BASE
117#define CONFIG_KSNAV_QM_INTD_CONF_BASE KS2_QM_INTD_CONF_BASE
118#define CONFIG_KSNAV_QM_PDSP1_CMD_BASE KS2_QM_PDSP1_CMD_BASE
119#define CONFIG_KSNAV_QM_PDSP1_CTRL_BASE KS2_QM_PDSP1_CTRL_BASE
120#define CONFIG_KSNAV_QM_PDSP1_IRAM_BASE KS2_QM_PDSP1_IRAM_BASE
121#define CONFIG_KSNAV_QM_MANAGER_QUEUES_BASE KS2_QM_MANAGER_QUEUES_BASE
122#define CONFIG_KSNAV_QM_MANAGER_Q_PROXY_BASE KS2_QM_MANAGER_Q_PROXY_BASE
123#define CONFIG_KSNAV_QM_QUEUE_STATUS_BASE KS2_QM_QUEUE_STATUS_BASE
124#define CONFIG_KSNAV_QM_LINK_RAM_BASE KS2_QM_LINK_RAM_BASE
125#define CONFIG_KSNAV_QM_REGION_NUM KS2_QM_REGION_NUM
126#define CONFIG_KSNAV_QM_QPOOL_NUM KS2_QM_QPOOL_NUM
127
128/* NETCP pktdma */
796bcee6 129#define CONFIG_KSNAV_PKTDMA_NETCP
ef454717
KI
130#define CONFIG_KSNAV_NETCP_PDMA_CTRL_BASE KS2_NETCP_PDMA_CTRL_BASE
131#define CONFIG_KSNAV_NETCP_PDMA_TX_BASE KS2_NETCP_PDMA_TX_BASE
132#define CONFIG_KSNAV_NETCP_PDMA_TX_CH_NUM KS2_NETCP_PDMA_TX_CH_NUM
133#define CONFIG_KSNAV_NETCP_PDMA_RX_BASE KS2_NETCP_PDMA_RX_BASE
134#define CONFIG_KSNAV_NETCP_PDMA_RX_CH_NUM KS2_NETCP_PDMA_RX_CH_NUM
135#define CONFIG_KSNAV_NETCP_PDMA_SCHED_BASE KS2_NETCP_PDMA_SCHED_BASE
136#define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_BASE KS2_NETCP_PDMA_RX_FLOW_BASE
137#define CONFIG_KSNAV_NETCP_PDMA_RX_FLOW_NUM KS2_NETCP_PDMA_RX_FLOW_NUM
138#define CONFIG_KSNAV_NETCP_PDMA_RX_FREE_QUEUE KS2_NETCP_PDMA_RX_FREE_QUEUE
139#define CONFIG_KSNAV_NETCP_PDMA_RX_RCV_QUEUE KS2_NETCP_PDMA_RX_RCV_QUEUE
140#define CONFIG_KSNAV_NETCP_PDMA_TX_SND_QUEUE KS2_NETCP_PDMA_TX_SND_QUEUE
141
0935cac6 142/* Keystone net */
796bcee6 143#define CONFIG_DRIVER_TI_KEYSTONE_NET
92a16c81
HZ
144#define CONFIG_KSNET_MAC_ID_BASE KS2_MAC_ID_BASE_ADDR
145#define CONFIG_KSNET_NETCP_BASE KS2_NETCP_BASE
146#define CONFIG_KSNET_SERDES_SGMII_BASE KS2_SGMII_SERDES_BASE
3c61502a 147#define CONFIG_KSNET_SERDES_SGMII2_BASE KS2_SGMII_SERDES2_BASE
92a16c81 148#define CONFIG_KSNET_SERDES_LANES_PER_SGMII KS2_LANES_PER_SGMII_SERDES
0935cac6 149
87ac27bd
KI
150/* SerDes */
151#define CONFIG_TI_KEYSTONE_SERDES
152
2221cd12
HZ
153#define CONFIG_AEMIF_CNTRL_BASE KS2_AEMIF_CNTRL_BASE
154
155/* I2C Configuration */
2221cd12
HZ
156#define CONFIG_SYS_I2C_DAVINCI
157#define CONFIG_SYS_DAVINCI_I2C_SPEED 100000
158#define CONFIG_SYS_DAVINCI_I2C_SLAVE 0x10 /* SMBus host address */
159#define CONFIG_SYS_DAVINCI_I2C_SPEED1 100000
160#define CONFIG_SYS_DAVINCI_I2C_SLAVE1 0x10 /* SMBus host address */
161#define CONFIG_SYS_DAVINCI_I2C_SPEED2 100000
162#define CONFIG_SYS_DAVINCI_I2C_SLAVE2 0x10 /* SMBus host address */
2221cd12
HZ
163
164/* EEPROM definitions */
2221cd12
HZ
165#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
166#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
167#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
168#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 20
169#define CONFIG_ENV_EEPROM_IS_ON_I2C
170
171/* NAND Configuration */
172#define CONFIG_NAND_DAVINCI
173#define CONFIG_KEYSTONE_RBL_NAND
174#define CONFIG_KEYSTONE_NAND_MAX_RBL_SIZE CONFIG_ENV_OFFSET
175#define CONFIG_SYS_NAND_MASK_CLE 0x4000
176#define CONFIG_SYS_NAND_MASK_ALE 0x2000
177#define CONFIG_SYS_NAND_CS 2
178#define CONFIG_SYS_NAND_USE_FLASH_BBT
179#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
180
181#define CONFIG_SYS_NAND_LARGEPAGE
182#define CONFIG_SYS_NAND_BASE_LIST { 0x30000000, }
183#define CONFIG_SYS_MAX_NAND_DEVICE 1
184#define CONFIG_SYS_NAND_MAX_CHIPS 1
185#define CONFIG_SYS_NAND_NO_SUBPAGE_WRITE
2221cd12 186#define CONFIG_MTD_PARTITIONS
2221cd12
HZ
187#define MTDIDS_DEFAULT "nand0=davinci_nand.0"
188#define MTDPARTS_DEFAULT "mtdparts=davinci_nand.0:" \
189 "1024k(bootloader)ro,512k(params)ro," \
190 "-(ubifs)"
191
bc0e8d7c 192/* USB Configuration */
bc0e8d7c 193#define CONFIG_USB_XHCI_KEYSTONE
bc0e8d7c
WK
194#define CONFIG_USB_SS_BASE KS2_USB_SS_BASE
195#define CONFIG_USB_HOST_XHCI_BASE KS2_USB_HOST_XHCI_BASE
196#define CONFIG_DEV_USB_PHY_BASE KS2_DEV_USB_PHY_BASE
197#define CONFIG_USB_PHY_CFG_BASE KS2_USB_PHY_CFG_BASE
198
2221cd12 199/* U-Boot general configuration */
8347210a 200#define CONFIG_MISC_INIT_R
2221cd12 201#define CONFIG_MX_CYCLIC
2221cd12
HZ
202#define CONFIG_TIMESTAMP
203
204/* EDMA3 */
205#define CONFIG_TI_EDMA3
206
3f18ff07
V
207#define KERNEL_MTD_PARTS \
208 "mtdparts=" \
209 SPI_MTD_PARTS
210
abca9477
MK
211#define DEFAULT_FW_INITRAMFS_BOOT_ENV \
212 "name_fw_rd=k2-fw-initrd.cpio.gz\0" \
213 "set_rd_spec=setenv rd_spec ${rdaddr}:${filesize}\0" \
214 "init_fw_rd_net=dhcp ${rdaddr} ${tftp_root}/${name_fw_rd}; " \
215 "run set_rd_spec\0" \
979a1f8b
AD
216 "init_fw_rd_nfs=nfs ${rdaddr} ${nfs_root}/boot/${name_fw_rd}; " \
217 "run set_rd_spec\0" \
abca9477
MK
218 "init_fw_rd_ramfs=setenv rd_spec -\0" \
219 "init_fw_rd_ubi=ubifsload ${rdaddr} ${bootdir}/${name_fw_rd}; " \
220 "run set_rd_spec\0" \
221
6f6e9439
NM
222#define DEFAULT_PMMC_BOOT_ENV \
223 "set_name_pmmc=setenv name_pmmc ti-sci-firmware-${soc_variant}.bin\0" \
224 "dev_pmmc=0\0" \
225 "get_pmmc_net=dhcp ${loadaddr} ${tftp_root}/${name_pmmc}\0" \
979a1f8b 226 "get_pmmc_nfs=nfs ${loadaddr} ${nfs_root}/boot/${name_pmmc}\0" \
6f6e9439
NM
227 "get_pmmc_ramfs=run get_pmmc_net\0" \
228 "get_pmmc_mmc=load mmc ${bootpart} ${loadaddr} " \
229 "${bootdir}/${name_pmmc}\0" \
230 "get_pmmc_ubi=ubifsload ${loadaddr} ${bootdir}/${name_pmmc}\0" \
231 "run_pmmc=rproc init; rproc list; " \
232 "rproc load ${dev_pmmc} ${loadaddr} 0x${filesize}; " \
233 "rproc start ${dev_pmmc}\0" \
234
2221cd12 235#define CONFIG_EXTRA_ENV_SETTINGS \
fd72d318 236 DEFAULT_LINUX_BOOT_ENV \
349c26dd 237 CONFIG_EXTRA_ENV_KS2_BOARD_SETTINGS \
48dc1657 238 "bootdir=/boot\0" \
2221cd12
HZ
239 "tftp_root=/\0" \
240 "nfs_root=/export\0" \
241 "mem_lpae=1\0" \
2221cd12
HZ
242 "addr_ubi=0x82000000\0" \
243 "addr_secdb_key=0xc000000\0" \
bad773f4 244 "name_kern=zImage\0" \
ceee15ce 245 "addr_mon=0x87000000\0" \
08d06310
MS
246 "addr_non_sec_mon=0x0c087fc0\0" \
247 "addr_load_sec_bm=0x0c08c000\0" \
2221cd12 248 "run_mon=mon_install ${addr_mon}\0" \
08d06310
MS
249 "run_mon_hs=mon_install ${addr_non_sec_mon} " \
250 "${addr_load_sec_bm}\0" \
abca9477 251 "run_kern=bootz ${loadaddr} ${rd_spec} ${fdtaddr}\0" \
2221cd12 252 "init_net=run args_all args_net\0" \
c29a3ce4 253 "init_nfs=setenv autoload no; dhcp; run args_all args_net\0" \
2221cd12 254 "init_ubi=run args_all args_ubi; " \
8462cb57 255 "ubi part ubifs; ubifsmount ubi:rootfs;\0" \
fd72d318 256 "get_fdt_net=dhcp ${fdtaddr} ${tftp_root}/${name_fdt}\0" \
c29a3ce4 257 "get_fdt_nfs=nfs ${fdtaddr} ${nfs_root}/boot/${name_fdt}\0" \
48dc1657 258 "get_fdt_ubi=ubifsload ${fdtaddr} ${bootdir}/${name_fdt}\0" \
fd72d318 259 "get_kern_net=dhcp ${loadaddr} ${tftp_root}/${name_kern}\0" \
c29a3ce4 260 "get_kern_nfs=nfs ${loadaddr} ${nfs_root}/boot/${name_kern}\0" \
48dc1657 261 "get_kern_ubi=ubifsload ${loadaddr} ${bootdir}/${name_kern}\0" \
2221cd12 262 "get_mon_net=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0" \
c29a3ce4 263 "get_mon_nfs=nfs ${addr_mon} ${nfs_root}/boot/${name_mon}\0" \
881261c8
AD
264 "get_mon_ubi=ubifsload ${addr_mon} ${bootdir}/${name_mon}\0" \
265 "get_fit_net=dhcp ${fit_loadaddr} ${tftp_root}" \
266 "/${fit_bootfile}\0" \
267 "get_fit_nfs=nfs ${fit_loadaddr} ${nfs_root}/boot/${fit_bootfile}\0"\
268 "get_fit_ubi=ubifsload ${fit_loadaddr} ${bootdir}/${fit_bootfile}\0"\
269 "get_fit_mmc=load mmc ${bootpart} ${fit_loadaddr} " \
270 "${bootdir}/${fit_bootfile}\0" \
8889e984 271 "get_uboot_net=dhcp ${loadaddr} ${tftp_root}/${name_uboot}\0" \
c29a3ce4 272 "get_uboot_nfs=nfs ${loadaddr} ${nfs_root}/boot/${name_uboot}\0" \
7ec2328d 273 "burn_uboot_spi=sf probe; sf erase 0 0x80000; " \
8889e984 274 "sf write ${loadaddr} 0 ${filesize}\0" \
2221cd12 275 "burn_uboot_nand=nand erase 0 0x100000; " \
8889e984 276 "nand write ${loadaddr} 0 ${filesize}\0" \
3f18ff07
V
277 "args_all=setenv bootargs console=ttyS0,115200n8 rootwait=1 " \
278 KERNEL_MTD_PARTS \
2221cd12
HZ
279 "args_net=setenv bootargs ${bootargs} rootfstype=nfs " \
280 "root=/dev/nfs rw nfsroot=${serverip}:${nfs_root}," \
281 "${nfs_options} ip=dhcp\0" \
282 "nfs_options=v3,tcp,rsize=4096,wsize=4096\0" \
fd72d318
NM
283 "get_fdt_ramfs=dhcp ${fdtaddr} ${tftp_root}/${name_fdt}\0" \
284 "get_kern_ramfs=dhcp ${loadaddr} ${tftp_root}/${name_kern}\0" \
2221cd12 285 "get_mon_ramfs=dhcp ${addr_mon} ${tftp_root}/${name_mon}\0" \
881261c8
AD
286 "get_fit_ramfs=dhcp ${fit_loadaddr} ${tftp_root}" \
287 "/${fit_bootfile}\0" \
fd72d318 288 "get_fs_ramfs=dhcp ${rdaddr} ${tftp_root}/${name_fs}\0" \
2221cd12 289 "get_ubi_net=dhcp ${addr_ubi} ${tftp_root}/${name_ubi}\0" \
c29a3ce4 290 "get_ubi_nfs=nfs ${addr_ubi} ${nfs_root}/boot/${name_ubi}\0" \
2221cd12
HZ
291 "burn_ubi=nand erase.part ubifs; " \
292 "nand write ${addr_ubi} ubifs ${filesize}\0" \
293 "init_ramfs=run args_all args_ramfs get_fs_ramfs\0" \
294 "args_ramfs=setenv bootargs ${bootargs} " \
295 "rdinit=/sbin/init rw root=/dev/ram0 " \
f06b454b 296 "initrd=0x808080000,80M\0" \
2221cd12
HZ
297 "no_post=1\0" \
298 "mtdparts=mtdparts=davinci_nand.0:" \
299 "1024k(bootloader)ro,512k(params)ro,-(ubifs)\0"
300
6f6e9439 301#ifndef CONFIG_BOOTCOMMAND
08d06310 302#ifndef CONFIG_TI_SECURE_DEVICE
2221cd12 303#define CONFIG_BOOTCOMMAND \
3f5651a7
AD
304 "run init_${boot}; " \
305 "run get_mon_${boot} run_mon; " \
306 "run get_kern_${boot}; " \
307 "run init_fw_rd_${boot}; " \
308 "run get_fdt_${boot}; " \
309 "run run_kern"
08d06310
MS
310#else
311#define CONFIG_BOOTCOMMAND \
3f5651a7
AD
312 "run run_mon_hs; " \
313 "run init_${boot}; " \
314 "run get_fit_${boot}; " \
315 "bootm ${fit_loadaddr}#${name_fdt}"
08d06310 316#endif
6f6e9439 317#endif
2221cd12 318
e07cff11
NM
319/* Now for the remaining common defines */
320#include <configs/ti_armv7_common.h>
321
2221cd12
HZ
322/* we may include files below only after all above definitions */
323#include <asm/arch/hardware.h>
324#include <asm/arch/clock.h>
e6d71e1c 325#ifndef CONFIG_SOC_K2G
43ebbfc3 326#define CONFIG_SYS_HZ_CLOCK ks_clk_get_rate(KS2_CLK1_6)
e6d71e1c 327#else
ee3c6532 328#define CONFIG_SYS_HZ_CLOCK get_external_clk(sys_clk)
e6d71e1c 329#endif
2221cd12 330
2221cd12 331#endif /* __CONFIG_KS2_EVM_H */