]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/configs/woodburn_common.h
I2C: mxc_i2c: make I2C1 and I2C2 optional
[people/ms/u-boot.git] / include / configs / woodburn_common.h
CommitLineData
d81b27a2
SB
1/*
2 * (C) Copyright 2011, Stefano Babic <sbabic@denx.de>
3 *
4 * (C) Copyright 2008-2010 Freescale Semiconductor, Inc.
5 *
6 * Configuration for the woodburn board.
7 *
3765b3e7 8 * SPDX-License-Identifier: GPL-2.0+
d81b27a2
SB
9 */
10
11#ifndef __WOODBURN_COMMON_CONFIG_H
12#define __WOODBURN_COMMON_CONFIG_H
13
14#include <asm/arch/imx-regs.h>
15
16 /* High Level Configuration Options */
d81b27a2
SB
17#define CONFIG_MX35
18#define CONFIG_MX35_HCLK_FREQ 24000000
19
20#define CONFIG_SYS_DCACHE_OFF
21#define CONFIG_SYS_CACHELINE_SIZE 32
22
23#define CONFIG_DISPLAY_CPUINFO
642b6d7c 24#define CONFIG_SYS_GENERIC_BOARD
d81b27a2
SB
25
26/* Only in case the value is not present in mach-types.h */
27#ifndef MACH_TYPE_FLEA3
28#define MACH_TYPE_FLEA3 3668
29#endif
30
31#define CONFIG_MACH_TYPE MACH_TYPE_FLEA3
32
33/* This is required to setup the ESDC controller */
34
35#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
36#define CONFIG_REVISION_TAG
37#define CONFIG_SETUP_MEMORY_TAGS
38#define CONFIG_INITRD_TAG
39
40/*
41 * Size of malloc() pool
42 */
43#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
44
45/*
46 * Hardware drivers
47 */
b089d039 48#define CONFIG_SYS_I2C
49#define CONFIG_SYS_I2C_MXC
03544c66
AA
50#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
51#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
f8cb101e 52#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
b089d039 53#define CONFIG_SYS_SPD_BUS_NUM 0
d81b27a2
SB
54#define CONFIG_MXC_SPI
55#define CONFIG_MXC_GPIO
56
57/* PMIC Controller */
05a860c2
SB
58#define CONFIG_POWER
59#define CONFIG_POWER_I2C
60#define CONFIG_POWER_FSL
913702ca 61#define CONFIG_POWER_FSL_MC13892
d81b27a2
SB
62#define CONFIG_SYS_FSL_PMIC_I2C_ADDR 0x8
63#define CONFIG_RTC_MC13XXX
64
65
66/* mmc driver */
67#define CONFIG_MMC
68#define CONFIG_GENERIC_MMC
69#define CONFIG_FSL_ESDHC
70#define CONFIG_SYS_FSL_ESDHC_ADDR 0
71#define CONFIG_SYS_FSL_ESDHC_NUM 1
72
73/*
74 * UART (console)
75 */
76#define CONFIG_MXC_UART
77#define CONFIG_MXC_UART_BASE UART1_BASE
78
79/* allow to overwrite serial and ethaddr */
80#define CONFIG_ENV_OVERWRITE
81#define CONFIG_CONS_INDEX 1
82#define CONFIG_BAUDRATE 115200
83
84/*
85 * Command definition
86 */
d81b27a2
SB
87#define CONFIG_CMD_PING
88#define CONFIG_CMD_DATE
89#define CONFIG_CMD_DHCP
90#define CONFIG_BOOTP_SUBNETMASK
91#define CONFIG_BOOTP_GATEWAY
92#define CONFIG_BOOTP_DNS
93
94#define CONFIG_CMD_NAND
95#define CONFIG_CMD_CACHE
96
97#define CONFIG_CMD_I2C
98#define CONFIG_CMD_SPI
99#define CONFIG_CMD_MII
d81b27a2
SB
100
101#define CONFIG_CMD_MMC
102#define CONFIG_DOS_PARTITION
103#define CONFIG_EFI_PARTITION
104#define CONFIG_CMD_EXT2
105#define CONFIG_CMD_FAT
106
107#define CONFIG_CMD_GPIO
108#define CONFIG_MXC_GPIO
109
110#define CONFIG_NET_RETRY_COUNT 100
111
112#define CONFIG_BOOTDELAY 3
113
114#define CONFIG_LOADADDR 0x80800000 /* loadaddr env var */
115
116
117/*
118 * Ethernet on SOC (FEC)
119 */
120#define CONFIG_FEC_MXC
121#define IMX_FEC_BASE FEC_BASE_ADDR
122#define CONFIG_PHYLIB
123#define CONFIG_PHY_MICREL
124#define CONFIG_FEC_MXC_PHYADDR 0x1
125
126#define CONFIG_MII
127#define CONFIG_DISCOVER_PHY
128
129#define CONFIG_ARP_TIMEOUT 200UL
130
131/*
132 * Miscellaneous configurable options
133 */
134#define CONFIG_SYS_LONGHELP /* undef to save memory */
d81b27a2
SB
135#define CONFIG_CMDLINE_EDITING
136#define CONFIG_SYS_HUSH_PARSER /* Use the HUSH parser */
137
138#define CONFIG_AUTO_COMPLETE
139#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
140/* Print Buffer Size */
141#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
142#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
143#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
144
145#define CONFIG_SYS_MEMTEST_START 0 /* memtest works on */
146#define CONFIG_SYS_MEMTEST_END 0x10000
147
d81b27a2
SB
148#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
149
d81b27a2
SB
150/*
151 * Stack sizes
152 *
153 * The stack sizes are set up in start.S using the settings below
154 */
155#define CONFIG_STACKSIZE (128 * 1024) /* regular stack */
156
157/*
158 * Physical Memory Map
159 */
160#define CONFIG_NR_DRAM_BANKS 1
161#define PHYS_SDRAM_1 CSD0_BASE_ADDR
162#define PHYS_SDRAM_1_SIZE (256 * 1024 * 1024)
163
164#define CONFIG_SYS_SDRAM_BASE CSD0_BASE_ADDR
165
166#define CONFIG_SYS_GBL_DATA_OFFSET (LOW_LEVEL_SRAM_STACK - \
167 IRAM_BASE_ADDR - \
168 GENERATED_GBL_DATA_SIZE)
169#define CONFIG_SYS_INIT_SP_ADDR (IRAM_BASE_ADDR + \
170 CONFIG_SYS_GBL_DATA_OFFSET)
171
172/*
173 * MTD Command for mtdparts
174 */
175#define CONFIG_CMD_MTDPARTS
176#define CONFIG_MTD_DEVICE
177#define CONFIG_FLASH_CFI_MTD
178#define CONFIG_MTD_PARTITIONS
179#define MTDIDS_DEFAULT "nand0=mxc_nand,nor0=physmap-flash.0"
180#define MTDPARTS_DEFAULT "mtdparts=mxc_nand:50m(root1)," \
181 "32m(rootfb)," \
182 "64m(pcache)," \
183 "64m(app1)," \
184 "10m(app2),-(spool);" \
185 "physmap-flash.0:512k(u-boot),64k(env1)," \
186 "64k(env2),3776k(kernel1),3776k(kernel2)"
187
188/*
189 * FLASH and environment organization
190 */
191#define CONFIG_SYS_FLASH_BASE CS0_BASE_ADDR
192#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
193#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
194/* Monitor at beginning of flash */
195#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
196#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
197
198#define CONFIG_ENV_SECT_SIZE (128 * 1024)
199#define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
200
201/* Address and size of Redundant Environment Sector */
202#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
203#define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
204
205#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + \
206 CONFIG_SYS_MONITOR_LEN)
207
208#define CONFIG_ENV_IS_IN_FLASH
209
210/*
211 * CFI FLASH driver setup
212 */
213#define CONFIG_SYS_FLASH_CFI /* Flash memory is CFI compliant */
214#define CONFIG_FLASH_CFI_DRIVER
215
216/* A non-standard buffered write algorithm */
217#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* faster */
218#define CONFIG_SYS_FLASH_PROTECTION /* Use hardware sector protection */
219
220/*
221 * NAND FLASH driver setup
222 */
223#define CONFIG_NAND_MXC
224#define CONFIG_NAND_MXC_V1_1
225#define CONFIG_MXC_NAND_REGS_BASE (NFC_BASE_ADDR)
226#define CONFIG_SYS_MAX_NAND_DEVICE 1
227#define CONFIG_SYS_NAND_BASE (NFC_BASE_ADDR)
228#define CONFIG_MXC_NAND_HWECC
229#define CONFIG_SYS_NAND_LARGEPAGE
230
231#if 0
232#define CONFIG_MTD_DEBUG
233#define CONFIG_MTD_DEBUG_VERBOSE 7
234#endif
235#define CONFIG_SYS_NAND_ONFI_DETECTION
236
237/*
238 * Default environment and default scripts
239 * to update uboot and load kernel
240 */
d81b27a2
SB
241
242#define CONFIG_HOSTNAME woodburn
243#define CONFIG_EXTRA_ENV_SETTINGS \
244 "netdev=eth0\0" \
245 "nfsargs=setenv bootargs root=/dev/nfs rw " \
246 "nfsroot=${serverip}:${rootpath}\0" \
247 "ramargs=setenv bootargs root=/dev/ram rw\0" \
248 "addip_sta=setenv bootargs ${bootargs} " \
249 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
250 ":${hostname}:${netdev}:off panic=1\0" \
251 "addip_dyn=setenv bootargs ${bootargs} ip=dhcp\0" \
252 "addip=if test -n ${ipdyn};then run addip_dyn;" \
253 "else run addip_sta;fi\0" \
254 "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0" \
255 "addtty=setenv bootargs ${bootargs}" \
256 " console=ttymxc0,${baudrate}\0" \
257 "addmisc=setenv bootargs ${bootargs} ${misc}\0" \
258 "loadaddr=80800000\0" \
259 "kernel_addr_r=80800000\0" \
4a8c3f69
AG
260 "hostname=" __stringify(CONFIG_HOSTNAME) "\0" \
261 "bootfile=" __stringify(CONFIG_HOSTNAME) "/uImage\0" \
262 "ramdisk_file=" __stringify(CONFIG_HOSTNAME) "/uRamdisk\0" \
d81b27a2
SB
263 "flash_self=run ramargs addip addtty addmtd addmisc;" \
264 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
265 "flash_nfs=run nfsargs addip addtty addmtd addmisc;" \
266 "bootm ${kernel_addr}\0" \
267 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
268 "run nfsargs addip addtty addmtd addmisc;" \
269 "bootm ${kernel_addr_r}\0" \
270 "net_self_load=tftp ${kernel_addr_r} ${bootfile};" \
271 "tftp ${ramdisk_addr_r} ${ramdisk_file};\0" \
272 "net_self=if run net_self_load;then " \
273 "run ramargs addip addtty addmtd addmisc;" \
274 "bootm ${kernel_addr_r} ${ramdisk_addr_r};" \
275 "else echo Images not loades;fi\0" \
4a8c3f69 276 "u-boot=" __stringify(CONFIG_HOSTNAME) "/u-boot.bin\0" \
d81b27a2 277 "load=tftp ${loadaddr} ${u-boot}\0" \
4a8c3f69 278 "uboot_addr=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
d81b27a2
SB
279 "update=protect off ${uboot_addr} +80000;" \
280 "erase ${uboot_addr} +80000;" \
281 "cp.b ${loadaddr} ${uboot_addr} ${filesize}\0" \
282 "upd=if run load;then echo Updating u-boot;if run update;" \
283 "then echo U-Boot updated;" \
284 "else echo Error updating u-boot !;" \
285 "echo Board without bootloader !!;" \
286 "fi;" \
287 "else echo U-Boot not downloaded..exiting;fi\0" \
288 "bootcmd=run net_nfs\0"
289
290#endif /* __CONFIG_H */