]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/mmc.h
mmc: remove the unnecessary define and fix the wrong bit control
[people/ms/u-boot.git] / include / mmc.h
CommitLineData
71f95118 1/*
4a6ee172 2 * Copyright 2008,2010 Freescale Semiconductor, Inc
272cc70b
AF
3 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
71f95118 6 *
1a459660 7 * SPDX-License-Identifier: GPL-2.0+
71f95118
WD
8 */
9
10#ifndef _MMC_H_
11#define _MMC_H_
71f95118 12
272cc70b 13#include <linux/list.h>
0d986e61 14#include <linux/compiler.h>
07a2d42c 15#include <part.h>
272cc70b
AF
16
17#define SD_VERSION_SD 0x20000
1741c64d 18#define SD_VERSION_3 (SD_VERSION_SD | 0x300)
64f4a619
JC
19#define SD_VERSION_2 (SD_VERSION_SD | 0x200)
20#define SD_VERSION_1_0 (SD_VERSION_SD | 0x100)
21#define SD_VERSION_1_10 (SD_VERSION_SD | 0x10a)
272cc70b
AF
22#define MMC_VERSION_MMC 0x10000
23#define MMC_VERSION_UNKNOWN (MMC_VERSION_MMC)
64f4a619
JC
24#define MMC_VERSION_1_2 (MMC_VERSION_MMC | 0x102)
25#define MMC_VERSION_1_4 (MMC_VERSION_MMC | 0x104)
26#define MMC_VERSION_2_2 (MMC_VERSION_MMC | 0x202)
27#define MMC_VERSION_3 (MMC_VERSION_MMC | 0x300)
28#define MMC_VERSION_4 (MMC_VERSION_MMC | 0x400)
29#define MMC_VERSION_4_1 (MMC_VERSION_MMC | 0x401)
30#define MMC_VERSION_4_2 (MMC_VERSION_MMC | 0x402)
31#define MMC_VERSION_4_3 (MMC_VERSION_MMC | 0x403)
32#define MMC_VERSION_4_41 (MMC_VERSION_MMC | 0x429)
33#define MMC_VERSION_4_5 (MMC_VERSION_MMC | 0x405)
272cc70b 34
8caf46d1
JC
35#define MMC_MODE_HS (1 << 0)
36#define MMC_MODE_HS_52MHz (1 << 1)
37#define MMC_MODE_4BIT (1 << 2)
38#define MMC_MODE_8BIT (1 << 3)
39#define MMC_MODE_SPI (1 << 4)
40#define MMC_MODE_HC (1 << 5)
62722036 41
272cc70b
AF
42#define SD_DATA_4BIT 0x00040000
43
79b91de9 44#define IS_SD(x) (x->version & SD_VERSION_SD)
272cc70b
AF
45
46#define MMC_DATA_READ 1
47#define MMC_DATA_WRITE 2
48
49#define NO_CARD_ERR -16 /* No SD/MMC card inserted */
50#define UNUSABLE_ERR -17 /* Unusable Card */
51#define COMM_ERR -18 /* Communications Error */
52#define TIMEOUT -19
e9550449 53#define IN_PROGRESS -20 /* operation is in progress */
272cc70b 54
341188b9
HS
55#define MMC_CMD_GO_IDLE_STATE 0
56#define MMC_CMD_SEND_OP_COND 1
57#define MMC_CMD_ALL_SEND_CID 2
58#define MMC_CMD_SET_RELATIVE_ADDR 3
59#define MMC_CMD_SET_DSR 4
272cc70b 60#define MMC_CMD_SWITCH 6
341188b9 61#define MMC_CMD_SELECT_CARD 7
272cc70b 62#define MMC_CMD_SEND_EXT_CSD 8
341188b9
HS
63#define MMC_CMD_SEND_CSD 9
64#define MMC_CMD_SEND_CID 10
272cc70b 65#define MMC_CMD_STOP_TRANSMISSION 12
341188b9
HS
66#define MMC_CMD_SEND_STATUS 13
67#define MMC_CMD_SET_BLOCKLEN 16
68#define MMC_CMD_READ_SINGLE_BLOCK 17
69#define MMC_CMD_READ_MULTIPLE_BLOCK 18
272cc70b
AF
70#define MMC_CMD_WRITE_SINGLE_BLOCK 24
71#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
e6f99a56
LW
72#define MMC_CMD_ERASE_GROUP_START 35
73#define MMC_CMD_ERASE_GROUP_END 36
74#define MMC_CMD_ERASE 38
341188b9 75#define MMC_CMD_APP_CMD 55
d52ebf10
TC
76#define MMC_CMD_SPI_READ_OCR 58
77#define MMC_CMD_SPI_CRC_ON_OFF 59
3690d6d6
A
78#define MMC_CMD_RES_MAN 62
79
80#define MMC_CMD62_ARG1 0xefac62ec
81#define MMC_CMD62_ARG2 0xcbaea7
82
341188b9 83
341188b9 84#define SD_CMD_SEND_RELATIVE_ADDR 3
272cc70b 85#define SD_CMD_SWITCH_FUNC 6
341188b9
HS
86#define SD_CMD_SEND_IF_COND 8
87
88#define SD_CMD_APP_SET_BUS_WIDTH 6
e6f99a56
LW
89#define SD_CMD_ERASE_WR_BLK_START 32
90#define SD_CMD_ERASE_WR_BLK_END 33
341188b9 91#define SD_CMD_APP_SEND_OP_COND 41
272cc70b
AF
92#define SD_CMD_APP_SEND_SCR 51
93
94/* SCR definitions in different words */
95#define SD_HIGHSPEED_BUSY 0x00020000
96#define SD_HIGHSPEED_SUPPORTED 0x00020000
97
abe2c93f
TC
98#define OCR_BUSY 0x80000000
99#define OCR_HCS 0x40000000
31cacbab
RR
100#define OCR_VOLTAGE_MASK 0x007FFF80
101#define OCR_ACCESS_MODE 0x60000000
272cc70b 102
e6f99a56
LW
103#define SECURE_ERASE 0x80000000
104
5d4fc8d9 105#define MMC_STATUS_MASK (~0x0206BF7F)
abe2c93f
TC
106#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
107#define MMC_STATUS_CURR_STATE (0xf << 9)
ed018b21 108#define MMC_STATUS_ERROR (1 << 19)
5d4fc8d9 109
d617c426
JK
110#define MMC_STATE_PRG (7 << 9)
111
272cc70b
AF
112#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
113#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
114#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
115#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
116#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
117#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
118#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
119#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
120#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
121#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
122#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
123#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
124#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
125#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
126#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
127#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
128#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
129
130#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
131#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
132 addressed by index which are
133 1 in value field */
134#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
135 addressed by index, which are
136 1 in value field */
137#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
138
139#define SD_SWITCH_CHECK 0
140#define SD_SWITCH_SWITCH 1
141
142/*
143 * EXT_CSD fields
144 */
f866a46d 145#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
1937e5aa 146#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
0560db18 147#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
33ace362 148#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
f866a46d 149#define EXT_CSD_RPMB_MULT 168 /* RO */
0560db18 150#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
3690d6d6 151#define EXT_CSD_BOOT_BUS_WIDTH 177
0560db18
LW
152#define EXT_CSD_PART_CONF 179 /* R/W */
153#define EXT_CSD_BUS_WIDTH 183 /* R/W */
154#define EXT_CSD_HS_TIMING 185 /* R/W */
155#define EXT_CSD_REV 192 /* RO */
156#define EXT_CSD_CARD_TYPE 196 /* RO */
157#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
f866a46d 158#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
0560db18 159#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
8948ea83 160#define EXT_CSD_BOOT_MULT 226 /* RO */
272cc70b
AF
161
162/*
163 * EXT_CSD field definitions
164 */
165
abe2c93f
TC
166#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
167#define EXT_CSD_CMD_SET_SECURE (1 << 1)
168#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
272cc70b 169
abe2c93f
TC
170#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
171#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
272cc70b
AF
172
173#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
174#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
175#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
341188b9 176
3690d6d6
A
177#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
178#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
179#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
180#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
181
182#define EXT_CSD_BOOT_ACK(x) (x << 6)
183#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
184#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
185
5a99b9de
TR
186#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
187#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
188#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
3690d6d6 189
1de97f98
AF
190#define R1_ILLEGAL_COMMAND (1 << 22)
191#define R1_APP_CMD (1 << 5)
192
272cc70b 193#define MMC_RSP_PRESENT (1 << 0)
abe2c93f
TC
194#define MMC_RSP_136 (1 << 1) /* 136 bit response */
195#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
196#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
197#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
272cc70b 198
abe2c93f
TC
199#define MMC_RSP_NONE (0)
200#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
272cc70b
AF
201#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
202 MMC_RSP_BUSY)
abe2c93f
TC
203#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
204#define MMC_RSP_R3 (MMC_RSP_PRESENT)
205#define MMC_RSP_R4 (MMC_RSP_PRESENT)
206#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
207#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
208#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
272cc70b 209
bc897b1d
LW
210#define MMCPART_NOAVAILABLE (0xff)
211#define PART_ACCESS_MASK (0x7)
212#define PART_SUPPORT (0x1)
1937e5aa 213#define PART_ENH_ATTRIB (0x1f)
71f95118 214
8bfa195e
SG
215/* Maximum block size for MMC */
216#define MMC_MAX_BLOCK_LEN 512
217
3690d6d6
A
218/* The number of MMC physical partitions. These consist of:
219 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
220 */
221#define MMC_NUM_BOOT_PARTITION 2
222
1de97f98
AF
223struct mmc_cid {
224 unsigned long psn;
225 unsigned short oid;
226 unsigned char mid;
227 unsigned char prv;
228 unsigned char mdt;
229 char pnm[7];
230};
231
272cc70b
AF
232struct mmc_cmd {
233 ushort cmdidx;
234 uint resp_type;
235 uint cmdarg;
0b453ffe 236 uint response[4];
272cc70b
AF
237};
238
239struct mmc_data {
240 union {
241 char *dest;
242 const char *src; /* src buffers don't get written to */
243 };
244 uint flags;
245 uint blocks;
246 uint blocksize;
247};
248
ab769f22
PA
249/* forward decl. */
250struct mmc;
251
252struct mmc_ops {
253 int (*send_cmd)(struct mmc *mmc,
254 struct mmc_cmd *cmd, struct mmc_data *data);
255 void (*set_ios)(struct mmc *mmc);
256 int (*init)(struct mmc *mmc);
257 int (*getcd)(struct mmc *mmc);
258 int (*getwp)(struct mmc *mmc);
259};
260
93bfd616
PA
261struct mmc_config {
262 const char *name;
263 const struct mmc_ops *ops;
264 uint host_caps;
265 uint voltages;
266 uint f_min;
267 uint f_max;
268 uint b_max;
269 unsigned char part_type;
270};
271
272/* TODO struct mmc should be in mmc_private but it's hard to fix right now */
272cc70b
AF
273struct mmc {
274 struct list_head link;
93bfd616 275 const struct mmc_config *cfg; /* provided configuration */
272cc70b 276 uint version;
93bfd616 277 void *priv;
bc897b1d 278 uint has_init;
272cc70b
AF
279 int high_capacity;
280 uint bus_width;
281 uint clock;
282 uint card_caps;
272cc70b 283 uint ocr;
ab71188c
MN
284 uint dsr;
285 uint dsr_imp;
272cc70b
AF
286 uint scr[2];
287 uint csd[4];
0b453ffe 288 uint cid[4];
272cc70b 289 ushort rca;
bc897b1d
LW
290 char part_config;
291 char part_num;
272cc70b
AF
292 uint tran_speed;
293 uint read_bl_len;
294 uint write_bl_len;
e6f99a56 295 uint erase_grp_size;
272cc70b 296 u64 capacity;
f866a46d
SW
297 u64 capacity_user;
298 u64 capacity_boot;
299 u64 capacity_rpmb;
300 u64 capacity_gp[4];
272cc70b 301 block_dev_desc_t block_dev;
e9550449
CLC
302 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
303 char init_in_progress; /* 1 if we have done mmc_start_init() */
304 char preinit; /* start init as early as possible */
305 uint op_cond_response; /* the response byte from the last op_cond */
272cc70b
AF
306};
307
308int mmc_register(struct mmc *mmc);
93bfd616
PA
309struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
310void mmc_destroy(struct mmc *mmc);
272cc70b
AF
311int mmc_initialize(bd_t *bis);
312int mmc_init(struct mmc *mmc);
313int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
4a6ee172 314void mmc_set_clock(struct mmc *mmc, uint clock);
272cc70b 315struct mmc *find_mmc_device(int dev_num);
89716964 316int mmc_set_dev(int dev_num);
272cc70b 317void print_mmc_devices(char separator);
ea6ebe21 318int get_mmc_num(void);
314284b1 319int board_mmc_getcd(struct mmc *mmc);
bc897b1d 320int mmc_switch_part(int dev_num, unsigned int part_num);
48972d90 321int mmc_getcd(struct mmc *mmc);
d23d8d7e 322int mmc_getwp(struct mmc *mmc);
ab71188c 323int mmc_set_dsr(struct mmc *mmc, u16 val);
3690d6d6
A
324/* Function to change the size of boot partition and rpmb partitions */
325int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
326 unsigned long rpmbsize);
792970b0
TR
327/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
328int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
5a99b9de
TR
329/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
330int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
33ace362
TR
331/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
332int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
272cc70b 333
e9550449
CLC
334/**
335 * Start device initialization and return immediately; it does not block on
336 * polling OCR (operation condition register) status. Then you should call
337 * mmc_init, which would block on polling OCR status and complete the device
338 * initializatin.
339 *
340 * @param mmc Pointer to a MMC device struct
341 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
342 */
343int mmc_start_init(struct mmc *mmc);
344
345/**
346 * Set preinit flag of mmc device.
347 *
348 * This will cause the device to be pre-inited during mmc_initialize(),
349 * which may save boot time if the device is not accessed until later.
350 * Some eMMC devices take 200-300ms to init, but unfortunately they
351 * must be sent a series of commands to even get them to start preparing
352 * for operation.
353 *
354 * @param mmc Pointer to a MMC device struct
355 * @param preinit preinit flag value
356 */
357void mmc_set_preinit(struct mmc *mmc, int preinit);
358
1592ef85 359#ifdef CONFIG_GENERIC_MMC
8687d5c8 360#ifdef CONFIG_MMC_SPI
0b2da7e2 361#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
8687d5c8
PB
362#else
363#define mmc_host_is_spi(mmc) 0
364#endif
d52ebf10 365struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
1592ef85 366#else
272cc70b
AF
367int mmc_legacy_init(int verbose);
368#endif
1592ef85 369
3c7ca967
FE
370int board_mmc_init(bd_t *bis);
371
93bfd616
PA
372/* Set block count limit because of 16 bit register limit on some hardware*/
373#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
374#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
375#endif
376
71f95118 377#endif /* _MMC_H_ */