]> git.ipfire.org Git - people/ms/u-boot.git/blame - include/ppc440.h
EHCI: fix root hub device descriptor
[people/ms/u-boot.git] / include / ppc440.h
CommitLineData
c00b5f85 1/*----------------------------------------------------------------------------+
31773496
JB
2| This source code is dual-licensed. You may use it under the terms of the
3| GNU General Public License version 2, or under the license below.
c00b5f85 4|
ba56f625
WD
5| This source code has been made available to you by IBM on an AS-IS
6| basis. Anyone receiving this source is licensed under IBM
7| copyrights to use it in any way he or she deems fit, including
8| copying it, modifying it, compiling it, and redistributing it either
9| with or without modifications. No license under IBM patents or
10| patent applications is to be implied by the copyright license.
c00b5f85 11|
ba56f625
WD
12| Any user of this software should understand that IBM cannot provide
13| technical support for this software and will not be responsible for
14| any consequences resulting from the use of this software.
c00b5f85 15|
ba56f625
WD
16| Any person who transfers this source code or any derivative work
17| must include the IBM copyright notice, this paragraph, and the
18| preceding two paragraphs in the transferred software.
c00b5f85 19|
ba56f625
WD
20| COPYRIGHT I B M CORPORATION 1999
21| LICENSED MATERIAL - PROGRAM PROPERTY OF I B M
c00b5f85
WD
22+----------------------------------------------------------------------------*/
23
c46f5333
LJ
24/*
25 * (C) Copyright 2006
26 * Sylvie Gohl, AMCC/IBM, gohl.sylvie@fr.ibm.com
27 * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com
28 * Thierry Roman, AMCC/IBM, thierry_roman@fr.ibm.com
29 * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com
30 * Robert Snyder, AMCC/IBM, rob.snyder@fr.ibm.com
31 *
32 * This program is free software; you can redistribute it and/or
33 * modify it under the terms of the GNU General Public License as
34 * published by the Free Software Foundation; either version 2 of
35 * the License, or (at your option) any later version.
36 *
37 * This program is distributed in the hope that it will be useful,
38 * but WITHOUT ANY WARRANTY; without even the implied warranty of
39 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
40 * GNU General Public License for more details.
41 *
42 * You should have received a copy of the GNU General Public License
43 * along with this program; if not, write to the Free Software
44 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
45 * MA 02111-1307 USA
46 */
47
ba56f625 48#ifndef __PPC440_H__
c00b5f85
WD
49#define __PPC440_H__
50
dbcc3571 51#define CONFIG_SYS_DCACHE_SIZE (32 << 10) /* For AMCC 440 CPUs */
9b94ac61 52
c00b5f85
WD
53/******************************************************************************
54 * DCRs & Related
55 ******************************************************************************/
56
ba56f625
WD
57/*-----------------------------------------------------------------------------
58 | Clocking Controller
59 +----------------------------------------------------------------------------*/
ba56f625 60/* values for clkcfga register - indirect addressing of these regs */
d1c3b275
SR
61#define CPR0_PLLC 0x0040
62#define CPR0_PLLD 0x0060
f80e61dc
NG
63#define CPR0_PRIMAD0 0x0080
64#define CPR0_PRIMBD0 0x00a0
65#define CPR0_OPBD0 0x00c0
d1c3b275
SR
66#define CPR0_PERD 0x00e0
67#define CPR0_MALD 0x0100
68#define CPR0_SPCID 0x0120
69#define CPR0_ICFG 0x0140
ba56f625 70
c550afad
RS
71/* 440EPX boot strap options */
72#define BOOT_STRAP_OPTION_A 0x00000000
73#define BOOT_STRAP_OPTION_B 0x00000001
74#define BOOT_STRAP_OPTION_D 0x00000003
75#define BOOT_STRAP_OPTION_E 0x00000004
76
ba56f625 77/* 440gx sdr register definations */
d1c3b275
SR
78#define SDR0_SDSTP0 0x0020 /* */
79#define SDR0_SDSTP1 0x0021 /* */
80#define SDR0_PINSTP 0x0040
81#define SDR0_SDCS0 0x0060
711e2b2a
SF
82#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
83#define SDR0_DDRCFG 0x00e0
84#endif /* defined(CONFIG_440EPX) || defined(CONFIG_440GRX) */
d1c3b275
SR
85#define SDR0_EBC 0x0100
86#define SDR0_UART0 0x0120 /* UART0 Config */
87#define SDR0_UART1 0x0121 /* UART1 Config */
88#define SDR0_UART2 0x0122 /* UART2 Config */
89#define SDR0_UART3 0x0123 /* UART3 Config */
90#define SDR0_CP440 0x0180
91#define SDR0_XCR 0x01c0
92#define SDR0_XPLLC 0x01c1
93#define SDR0_XPLLD 0x01c2
94#define SDR0_SRST 0x0200
dbcc3571
NG
95#define SD0_AMP0 0x0240 /* Override PLB4 prioritiy for up to 8 masters */
96#define SD0_AMP1 0x0241 /* Override PLB3 prioritiy for up to 8 masters */
d1c3b275
SR
97#if defined(CONFIG_460EX) || defined(CONFIG_460GT)
98#define SDR0_PCI0 0x01c0
99#else
100#define SDR0_PCI0 0x0300
101#endif
102#define SDR0_USB0 0x0320
103#define SDR0_CUST0 0x4000
104#define SDR0_CUST1 0x4002
105#define SDR0_PFC0 0x4100 /* Pin Function 0 */
106#define SDR0_PFC1 0x4101 /* Pin Function 1 */
107#define SDR0_MFR 0x4300 /* SDR0_MFR reg */
ba56f625 108
f80e61dc 109#if defined(CONFIG_440GX)
d1c3b275
SR
110#define SD0_AMP 0x0240
111#define SDR0_XPLLC 0x01c1
112#define SDR0_XPLLD 0x01c2
113#define SDR0_XCR 0x01c0
114#define SDR0_SDSTP2 0x4001
115#define SDR0_SDSTP3 0x4003
bba68377 116#endif /* CONFIG_440GX */
6c5879f3 117
a11e0696
IL
118/*----------------------------------------------------------------------------+
119| Core Configuration/MMU configuration for 440 (CCR1 for 440x5 only).
120+----------------------------------------------------------------------------*/
121#define CCR0_PRE 0x40000000
122#define CCR0_CRPE 0x08000000
123#define CCR0_DSTG 0x00200000
124#define CCR0_DAPUIB 0x00100000
125#define CCR0_DTB 0x00008000
126#define CCR0_GICBT 0x00004000
127#define CCR0_GDCBT 0x00002000
128#define CCR0_FLSTA 0x00000100
129#define CCR0_ICSLC_MASK 0x0000000C
130#define CCR0_ICSLT_MASK 0x00000003
131#define CCR1_TCS_MASK 0x00000080
132#define CCR1_TCS_INTCLK 0x00000000
133#define CCR1_TCS_EXTCLK 0x00000080
134#define MMUCR_SWOA 0x01000000
135#define MMUCR_U1TE 0x00400000
136#define MMUCR_U2SWOAE 0x00200000
137#define MMUCR_DULXE 0x00800000
138#define MMUCR_IULXE 0x00400000
139#define MMUCR_STS 0x00100000
140#define MMUCR_STID_MASK 0x000000FF
a11e0696 141
6c5879f3 142#ifdef CONFIG_440SPE
d1c3b275
SR
143#undef SDR0_SDSTP2
144#define SDR0_SDSTP2 0x0022
145#undef SDR0_SDSTP3
146#define SDR0_SDSTP3 0x0023
147#define SDR0_DDR0 0x00E1
148#define SDR0_UART2 0x0122
149#define SDR0_XCR0 0x01c0
150#define SDR0_XCR1 0x01c3
151#define SDR0_XCR2 0x01c6
152#define SDR0_XPLLC0 0x01c1
153#define SDR0_XPLLD0 0x01c2
dbcc3571
NG
154#define SDR0_XPLLC1 0x01c4 /* notRCW - SG */
155#define SDR0_XPLLD1 0x01c5 /* notRCW - SG */
156#define SDR0_XPLLC2 0x01c7 /* notRCW - SG */
157#define SDR0_XPLLD2 0x01c8 /* dnotRCW - SG */
d1c3b275
SR
158#define SD0_AMP0 0x0240
159#define SD0_AMP1 0x0241
160#define SDR0_CUST2 0x4004
161#define SDR0_CUST3 0x4006
162#define SDR0_SDSTP4 0x4001
163#define SDR0_SDSTP5 0x4003
164#define SDR0_SDSTP6 0x4005
165#define SDR0_SDSTP7 0x4007
6c5879f3 166
df294497 167#endif /* CONFIG_440SPE */
6c5879f3 168
c00b5f85 169/*-----------------------------------------------------------------------------
6ed6ce62 170 | External Bus Controller
c00b5f85 171 +----------------------------------------------------------------------------*/
d1c3b275
SR
172/* values for EBC0_CFGADDR register - indirect addressing of these regs */
173#define PB0CR 0x00 /* periph bank 0 config reg */
174#define PB1CR 0x01 /* periph bank 1 config reg */
175#define PB2CR 0x02 /* periph bank 2 config reg */
176#define PB3CR 0x03 /* periph bank 3 config reg */
177#define PB4CR 0x04 /* periph bank 4 config reg */
178#define PB5CR 0x05 /* periph bank 5 config reg */
179#define PB6CR 0x06 /* periph bank 6 config reg */
180#define PB7CR 0x07 /* periph bank 7 config reg */
181#define PB0AP 0x10 /* periph bank 0 access parameters */
182#define PB1AP 0x11 /* periph bank 1 access parameters */
183#define PB2AP 0x12 /* periph bank 2 access parameters */
184#define PB3AP 0x13 /* periph bank 3 access parameters */
185#define PB4AP 0x14 /* periph bank 4 access parameters */
186#define PB5AP 0x15 /* periph bank 5 access parameters */
187#define PB6AP 0x16 /* periph bank 6 access parameters */
188#define PB7AP 0x17 /* periph bank 7 access parameters */
189#define PBEAR 0x20 /* periph bus error addr reg */
190#define PBESR 0x21 /* periph bus error status reg */
4745acaa 191#define EBC0_CFG 0x23 /* external bus configuration reg */
c00b5f85 192
887e2ec9
SR
193#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
194 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
c157d8e2 195
dbcc3571 196 /* PLB3 Arbiter */
d1c3b275
SR
197#define PLB3_DCR_BASE 0x070
198#define PLB3_ACR (PLB3_DCR_BASE + 0x7)
c157d8e2 199
dbcc3571 200 /* PLB4 Arbiter - PowerPC440EP Pass1 */
d1c3b275
SR
201#define PLB4_DCR_BASE 0x080
202#define PLB4_ACR (PLB4_DCR_BASE + 0x1)
c157d8e2 203
a78bc443
SR
204#define PLB4_ACR_WRP (0x80000000 >> 7)
205
dbcc3571 206 /* Pin Function Control Register 1 */
17f50f22 207#define SDR0_PFC1 0x4101
dbcc3571
NG
208#define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
209#define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
210#define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
211#define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
212#define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
213#define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
214#define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
215#define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
216#define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
217#define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
218#define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
219#define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
220#define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold
221 Req Selection */
222#define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
223#define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
224#define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5)
225 Selection */
226#define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
227#define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
228#define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27)
229 Selection */
230#define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En.
231 Selected */
232#define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
233#define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject
234 Selection */
235#define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject
236 Disable */
237#define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject
238 Enable */
239
240#define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor Enable
241 Selection */
242#define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor
243 Enable */
244#define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor
245 Enable */
246#define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation
247 Gated In */
248
249 /* USB Control Register */
17f50f22 250#define SDR0_USB0 0x0320
dbcc3571
NG
251#define SDR0_USB0_USB_DEVSEL_MASK 0x00000002 /* USB Device Selection */
252#define SDR0_USB0_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
253#define SDR0_USB0_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
254#define SDR0_USB0_LEEN_MASK 0x00000001 /* Little Endian selection */
255#define SDR0_USB0_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
256#define SDR0_USB0_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
257
258 /* Miscealleneaous Function Reg. */
887e2ec9 259#define SDR0_MFR 0x4300
dbcc3571
NG
260#define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
261#define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
262#define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
263#define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
264#define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
265#define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
266#define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
267#define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
268#define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs */
269#define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
270#define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
271#define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
272#define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
273
274#define SDR0_MFR_ERRATA3_EN0 0x00800000
275#define SDR0_MFR_ERRATA3_EN1 0x00400000
276#define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
277#define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Ena. on both EMAC3 0-1 */
278#define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
279#define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
280#define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
887e2ec9 281
8f24e063 282#define GPT0_COMP6 0x00000098
8f15d4ad
YT
283#define GPT0_COMP5 0x00000094
284#define GPT0_COMP4 0x00000090
285#define GPT0_COMP3 0x0000008C
3d610186
YT
286#define GPT0_COMP2 0x00000088
287#define GPT0_COMP1 0x00000084
887e2ec9 288
eb0615bf
YT
289#define GPT0_MASK6 0x000000D8
290#define GPT0_MASK5 0x000000D4
291#define GPT0_MASK4 0x000000D0
292#define GPT0_MASK3 0x000000CC
293#define GPT0_MASK2 0x000000C8
294#define GPT0_MASK1 0x000000C4
295
887e2ec9 296#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
f780b833 297#define SDR0_USB2D0CR 0x0320
dbcc3571
NG
298#define SDR0_USB2D0CR_USB2DEV_EBC_SEL_MASK 0x00000004 /* USB 2.0 Device/EBC
299 Master Selection */
300#define SDR0_USB2D0CR_USB2DEV_SELECTION 0x00000004 /* USB 2.0 Device Selection*/
301#define SDR0_USB2D0CR_EBC_SELECTION 0x00000000 /* EBC Selection */
302
303#define SDR0_USB2D0CR_USB_DEV_INT_SEL_MASK 0x00000002 /* USB Device Interface
304 Selection */
305#define SDR0_USB2D0CR_USB20D_DEVSEL 0x00000000 /* USB2.0 Device Selected */
306#define SDR0_USB2D0CR_USB11D_DEVSEL 0x00000002 /* USB1.1 Device Selected */
307
308#define SDR0_USB2D0CR_LEEN_MASK 0x00000001 /* Little Endian selection */
309#define SDR0_USB2D0CR_LEEN_DISABLE 0x00000000 /* Little Endian Disable */
310#define SDR0_USB2D0CR_LEEN_ENABLE 0x00000001 /* Little Endian Enable */
311
312 /* USB2 Host Control Register */
313#define SDR0_USB2H0CR 0x0340
314#define SDR0_USB2H0CR_WDINT_MASK 0x00000001 /* Host UTMI Word Interface*/
315#define SDR0_USB2H0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit/60MHz */
316#define SDR0_USB2H0CR_WDINT_16BIT_30MHZ 0x00000001 /* 16-bit/30MHz */
317#define SDR0_USB2H0CR_EFLADJ_MASK 0x0000007e /* EHCI Frame Length
318 Adjustment */
319
320 /* Pin Function Control Register 1 */
321#define SDR0_PFC1 0x4101
322#define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
323#define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
324#define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
325
326#define SDR0_PFC1_SELECT_MASK 0x01C00000 /* Ethernet Pin Select
327 EMAC 0 */
328#define SDR0_PFC1_SELECT_CONFIG_1_1 0x00C00000 /* 1xMII using RGMII
329 bridge */
330#define SDR0_PFC1_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII
331 bridge */
332#define SDR0_PFC1_SELECT_CONFIG_2 0x00C00000 /* 1xGMII using RGMII
333 bridge */
334#define SDR0_PFC1_SELECT_CONFIG_3 0x01000000 /* 1xTBI using RGMII
335 bridge */
336#define SDR0_PFC1_SELECT_CONFIG_4 0x01400000 /* 2xRGMII using RGMII
337 bridge */
338#define SDR0_PFC1_SELECT_CONFIG_5 0x01800000 /* 2xRTBI using RGMII
339 bridge */
340#define SDR0_PFC1_SELECT_CONFIG_6 0x00800000 /* 2xSMII using ZMII
341 bridge */
342
343#define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
344#define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
345#define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
346#define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
347#define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
348#define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
349#define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
350#define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
351#define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
352#define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req
353 Selection */
354#define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
355#define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
356#define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5)
357 Selection */
358#define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
359#define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
360#define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27)
361 Selection */
362#define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
363#define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
364#define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject
365 Selection */
366#define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject
367 Disable */
368#define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject
369 Enable */
370
371#define SDR0_PFC1_PLB_PME_MASK 0x00001000
372 /* PLB3/PLB4 Perf. Monitor En. Selection */
373#define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000
374 /* PLB3 Performance Monitor Enable */
375#define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000
376 /* PLB3 Performance Monitor Enable */
377#define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation
378 Gated In */
379
380 /* Ethernet PLL Configuration Register */
381#define SDR0_PFC2 0x4102
382#define SDR0_PFC2_TUNE_MASK 0x01FF8000 /* Loop stability tuning bits */
383#define SDR0_PFC2_MULTI_MASK 0x00007C00 /* Frequency multiplication
384 selector */
385#define SDR0_PFC2_RANGEB_MASK 0x00000380 /* PLLOUTB/C frequency selector */
386#define SDR0_PFC2_RANGEA_MASK 0x00000071 /* PLLOUTA frequency selector */
387
388#define SDR0_PFC2_SELECT_MASK 0xE0000000 /* Ethernet Pin select EMAC1 */
389#define SDR0_PFC2_SELECT_CONFIG_1_1 0x60000000 /* 1xMII using RGMII bridge */
390#define SDR0_PFC2_SELECT_CONFIG_1_2 0x00000000 /* 1xMII using ZMII bridge */
391#define SDR0_PFC2_SELECT_CONFIG_2 0x60000000 /* 1xGMII using RGMII bridge */
392#define SDR0_PFC2_SELECT_CONFIG_3 0x80000000 /* 1xTBI using RGMII bridge */
393#define SDR0_PFC2_SELECT_CONFIG_4 0xA0000000 /* 2xRGMII using RGMII bridge */
394#define SDR0_PFC2_SELECT_CONFIG_5 0xC0000000 /* 2xRTBI using RGMII bridge */
395#define SDR0_PFC2_SELECT_CONFIG_6 0x40000000 /* 2xSMII using ZMII bridge */
887e2ec9 396
b765ffb7
SR
397#define SDR0_PFC4 0x4104
398
dbcc3571
NG
399 /* USB2PHY0 Control Register */
400#define SDR0_USB2PHY0CR 0x4103
401#define SDR0_USB2PHY0CR_UTMICN_MASK 0x00100000
402
403 /* PHY UTMI interface connection */
404#define SDR0_USB2PHY0CR_UTMICN_DEV 0x00000000 /* Device support */
405#define SDR0_USB2PHY0CR_UTMICN_HOST 0x00100000 /* Host support */
406
407#define SDR0_USB2PHY0CR_DWNSTR_MASK 0x00400000 /* Select downstream port mode */
408#define SDR0_USB2PHY0CR_DWNSTR_DEV 0x00000000 /* Device */
409#define SDR0_USB2PHY0CR_DWNSTR_HOST 0x00400000 /* Host */
410
411#define SDR0_USB2PHY0CR_DVBUS_MASK 0x00800000
412 /* VBus detect (Device mode only) */
413#define SDR0_USB2PHY0CR_DVBUS_PURDIS 0x00000000
414 /* Pull-up resistance on D+ is disabled */
415#define SDR0_USB2PHY0CR_DVBUS_PUREN 0x00800000
416 /* Pull-up resistance on D+ is enabled */
417
418#define SDR0_USB2PHY0CR_WDINT_MASK 0x01000000
419 /* PHY UTMI data width and clock select */
420#define SDR0_USB2PHY0CR_WDINT_8BIT_60MHZ 0x00000000 /* 8-bit data/60MHz */
421#define SDR0_USB2PHY0CR_WDINT_16BIT_30MHZ 0x01000000 /* 16-bit data/30MHz */
422
423#define SDR0_USB2PHY0CR_LOOPEN_MASK 0x02000000 /* Loop back test enable */
424#define SDR0_USB2PHY0CR_LOOP_ENABLE 0x00000000 /* Loop back disabled */
425#define SDR0_USB2PHY0CR_LOOP_DISABLE 0x02000000
426 /* Loop back enabled (only test purposes) */
427
428#define SDR0_USB2PHY0CR_XOON_MASK 0x04000000
429 /* Force XO block on during a suspend */
430#define SDR0_USB2PHY0CR_XO_ON 0x00000000 /* PHY XO block is powered-on */
431#define SDR0_USB2PHY0CR_XO_OFF 0x04000000
432 /* PHY XO block is powered-off when all ports are suspended */
433
434#define SDR0_USB2PHY0CR_PWRSAV_MASK 0x08000000 /* Select PHY power-save mode */
435#define SDR0_USB2PHY0CR_PWRSAV_OFF 0x00000000 /* Non-power-save mode */
436#define SDR0_USB2PHY0CR_PWRSAV_ON 0x08000000 /* Power-save mode. Valid only
437 for full-speed operation */
438
439#define SDR0_USB2PHY0CR_XOREF_MASK 0x10000000 /* Select reference clock
440 source */
441#define SDR0_USB2PHY0CR_XOREF_INTERNAL 0x00000000 /* PHY PLL uses chip internal
442 48M clock as a reference */
443#define SDR0_USB2PHY0CR_XOREF_XO 0x10000000 /* PHY PLL uses internal XO
444 block output as a reference */
445
446#define SDR0_USB2PHY0CR_XOCLK_MASK 0x20000000 /* Select clock for XO
447 block*/
448#define SDR0_USB2PHY0CR_XOCLK_EXTERNAL 0x00000000 /* PHY macro used an external
449 clock */
450#define SDR0_USB2PHY0CR_XOCLK_CRYSTAL 0x20000000 /* PHY macro uses the clock
451 from a crystal */
452
453#define SDR0_USB2PHY0CR_CLKSEL_MASK 0xc0000000 /* Select ref clk freq */
454#define SDR0_USB2PHY0CR_CLKSEL_12MHZ 0x00000000 /* Select ref clk freq
455 = 12 MHz */
456#define SDR0_USB2PHY0CR_CLKSEL_48MHZ 0x40000000 /* Select ref clk freq
457 = 48 MHz */
458#define SDR0_USB2PHY0CR_CLKSEL_24MHZ 0x80000000 /* Select ref clk freq
459 = 24 MHz */
460
461 /* Miscealleneaous Function Reg. */
462#define SDR0_MFR 0x4300
463#define SDR0_MFR_ETH0_CLK_SEL_MASK 0x08000000 /* Ethernet0 Clock Select */
464#define SDR0_MFR_ETH0_CLK_SEL_EXT 0x00000000
465#define SDR0_MFR_ETH1_CLK_SEL_MASK 0x04000000 /* Ethernet1 Clock Select */
466#define SDR0_MFR_ETH1_CLK_SEL_EXT 0x00000000
467#define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
468#define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
469#define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
470#define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
471#define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
472#define SDR0_MFR_ZM_ENCODE(n) ((((unsigned long)(n))&0x3)<<24)
473#define SDR0_MFR_ZM_DECODE(n) ((((unsigned long)(n))<<24)&0x3)
474
475#define SDR0_MFR_ERRATA3_EN0 0x00800000
476#define SDR0_MFR_ERRATA3_EN1 0x00400000
477#define SDR0_MFR_PKT_REJ_MASK 0x00180000 /* Pkt Rej. Enable Mask */
478#define SDR0_MFR_PKT_REJ_EN 0x00180000 /* Pkt Rej. Ena. on both EMAC3 0-1 */
479#define SDR0_MFR_PKT_REJ_EN0 0x00100000 /* Pkt Rej. Enable on EMAC3(0) */
480#define SDR0_MFR_PKT_REJ_EN1 0x00080000 /* Pkt Rej. Enable on EMAC3(1) */
481#define SDR0_MFR_PKT_REJ_POL 0x00200000 /* Packet Reject Polarity */
887e2ec9
SR
482
483#endif /* defined(CONFIG_440EPX) || defined(CONFIG_440GRX) */
484
dbcc3571
NG
485 /* CUST1 Customer Configuration Register1 */
486#define SDR0_CUST1 0x4002
487#define SDR0_CUST1_NDRSC_MASK 0xFFFF0000 /* NDRSC Device Read Count */
488#define SDR0_CUST1_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFFF)<<16)
489#define SDR0_CUST1_NDRSC_DECODE(n) ((((unsigned long)(n))>>16)&0xFFFF)
490
491 /* Pin Function Control Register 0 */
492#define SDR0_PFC0 0x4100
493#define SDR0_PFC0_CPU_TR_EN_MASK 0x00000100 /* CPU Trace Enable Mask */
494#define SDR0_PFC0_CPU_TRACE_EN 0x00000100 /* CPU Trace Enable */
495#define SDR0_PFC0_CPU_TRACE_DIS 0x00000100 /* CPU Trace Disable */
496#define SDR0_PFC0_CTE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
497#define SDR0_PFC0_CTE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
498
499 /* Pin Function Control Register 1 */
500#define SDR0_PFC1 0x4101
501#define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
502#define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
503#define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
504#define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
505#define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
506#define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
507#define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
508#define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins */
509#define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins */
510#define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
511#define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
512#define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
513#define SDR0_PFC1_UES_MASK 0x00010000 /* USB2D_RX_Active / EBC_Hold Req
514 Selection */
515#define SDR0_PFC1_UES_USB2D_SEL 0x00000000 /* USB2D_RX_Active Selected */
516#define SDR0_PFC1_UES_EBCHR_SEL 0x00010000 /* EBC_Hold Req Selected */
517#define SDR0_PFC1_DIS_MASK 0x00008000 /* DMA_Req(1) / UIC_IRQ(5)
518 Selection */
519#define SDR0_PFC1_DIS_DMAR_SEL 0x00000000 /* DMA_Req(1) Selected */
520#define SDR0_PFC1_DIS_UICIRQ5_SEL 0x00008000 /* UIC_IRQ(5) Selected */
521#define SDR0_PFC1_ERE_MASK 0x00004000 /* EBC Mast.Ext.Req.En./GPIO0(27)
522 Selection */
523#define SDR0_PFC1_ERE_EXTR_SEL 0x00000000 /* EBC Mast.Ext.Req.En. Selected */
524#define SDR0_PFC1_ERE_GPIO0_27_SEL 0x00004000 /* GPIO0(27) Selected */
525#define SDR0_PFC1_UPR_MASK 0x00002000 /* USB2 Device Packet Reject
526 Selection */
527#define SDR0_PFC1_UPR_DISABLE 0x00000000 /* USB2 Device Packet Reject
528 Disable */
529#define SDR0_PFC1_UPR_ENABLE 0x00002000 /* USB2 Device Packet Reject
530 Enable */
531
532#define SDR0_PFC1_PLB_PME_MASK 0x00001000 /* PLB3/PLB4 Perf. Monitor En.
533 Selection */
534#define SDR0_PFC1_PLB_PME_PLB3_SEL 0x00000000 /* PLB3 Performance Monitor
535 Enable */
536#define SDR0_PFC1_PLB_PME_PLB4_SEL 0x00001000 /* PLB3 Performance Monitor
537 Enable */
538#define SDR0_PFC1_GFGGI_MASK 0x0000000F /* GPT Frequency Generation
539 Gated In */
17f50f22 540
43c60992
SR
541#endif /* 440EP || 440GR || 440EPX || 440GRX */
542
43c60992
SR
543#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
544 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
545 defined(CONFIG_460EX) || defined(CONFIG_460GT)
dbcc3571
NG
546 /* CUST0 Customer Configuration Register0 */
547#define SDR0_CUST0 0x4000
548#define SDR0_CUST0_MUX_E_N_G_MASK 0xC0000000 /* Mux_Emac_NDFC_GPIO */
549#define SDR0_CUST0_MUX_EMAC_SEL 0x40000000 /* Emac Selection */
550#define SDR0_CUST0_MUX_NDFC_SEL 0x80000000 /* NDFC Selection */
551#define SDR0_CUST0_MUX_GPIO_SEL 0xC0000000 /* GPIO Selection */
552
553#define SDR0_CUST0_NDFC_EN_MASK 0x20000000 /* NDFC Enable Mask */
554#define SDR0_CUST0_NDFC_ENABLE 0x20000000 /* NDFC Enable */
555#define SDR0_CUST0_NDFC_DISABLE 0x00000000 /* NDFC Disable */
556
557#define SDR0_CUST0_NDFC_BW_MASK 0x10000000 /* NDFC Boot Width */
558#define SDR0_CUST0_NDFC_BW_16_BIT 0x10000000 /* NDFC Boot Width = 16 Bit */
559#define SDR0_CUST0_NDFC_BW_8_BIT 0x00000000 /* NDFC Boot Width = 8 Bit */
560
561#define SDR0_CUST0_NDFC_BP_MASK 0x0F000000 /* NDFC Boot Page */
562#define SDR0_CUST0_NDFC_BP_ENCODE(n) ((((unsigned long)(n))&0xF)<<24)
563#define SDR0_CUST0_NDFC_BP_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
564
565#define SDR0_CUST0_NDFC_BAC_MASK 0x00C00000 /* NDFC Boot Address Cycle */
566#define SDR0_CUST0_NDFC_BAC_ENCODE(n) ((((unsigned long)(n))&0x3)<<22)
567#define SDR0_CUST0_NDFC_BAC_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
568
569#define SDR0_CUST0_NDFC_ARE_MASK 0x00200000 /* NDFC Auto Read Enable */
570#define SDR0_CUST0_NDFC_ARE_ENABLE 0x00200000 /* NDFC Auto Read Enable */
571#define SDR0_CUST0_NDFC_ARE_DISABLE 0x00000000 /* NDFC Auto Read Disable */
572
573#define SDR0_CUST0_NRB_MASK 0x00100000 /* NDFC Ready / Busy */
574#define SDR0_CUST0_NRB_BUSY 0x00100000 /* Busy */
575#define SDR0_CUST0_NRB_READY 0x00000000 /* Ready */
576
577#define SDR0_CUST0_NDRSC_MASK 0x0000FFF0 /* NDFC Device Reset Count Mask */
578#define SDR0_CUST0_NDRSC_ENCODE(n) ((((unsigned long)(n))&0xFFF)<<4)
579#define SDR0_CUST0_NDRSC_DECODE(n) ((((unsigned long)(n))>>4)&0xFFF)
580
581#define SDR0_CUST0_CHIPSELGAT_MASK 0x0000000F /* Chip Select Gating Mask */
582#define SDR0_CUST0_CHIPSELGAT_DIS 0x00000000 /* Chip Select Gating Disable */
583#define SDR0_CUST0_CHIPSELGAT_ENALL 0x0000000F /*All Chip Select Gating Enable*/
584#define SDR0_CUST0_CHIPSELGAT_EN0 0x00000008 /* Chip Select0 Gating Enable */
585#define SDR0_CUST0_CHIPSELGAT_EN1 0x00000004 /* Chip Select1 Gating Enable */
586#define SDR0_CUST0_CHIPSELGAT_EN2 0x00000002 /* Chip Select2 Gating Enable */
587#define SDR0_CUST0_CHIPSELGAT_EN3 0x00000001 /* Chip Select3 Gating Enable */
43c60992 588#endif
c00b5f85
WD
589
590/*-----------------------------------------------------------------------------
591 | On-Chip Buses
592 +----------------------------------------------------------------------------*/
593/* TODO: as needed */
594
595/*-----------------------------------------------------------------------------
596 | Clocking, Power Management and Chip Control
597 +----------------------------------------------------------------------------*/
96e5fc0e
FK
598#if defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
599 defined(CONFIG_460SX)
43c60992
SR
600#define CNTRL_DCR_BASE 0x160
601#else
c00b5f85 602#define CNTRL_DCR_BASE 0x0b0
43c60992 603#endif
5b2052e5 604
dbcc3571
NG
605#define CPC0_SYS0 (CNTRL_DCR_BASE+0x30) /* System configuration reg 0 */
606#define CPC0_SYS1 (CNTRL_DCR_BASE+0x31) /* System configuration reg 1 */
c00b5f85 607
dbcc3571
NG
608#define CPC0_STRP0 (CNTRL_DCR_BASE+0x34) /* Power-on config reg 0 (RO) */
609#define CPC0_STRP1 (CNTRL_DCR_BASE+0x35) /* Power-on config reg 1 (RO) */
c00b5f85 610
dbcc3571 611#define CPC0_GPIO (CNTRL_DCR_BASE+0x38) /* GPIO config reg (440GP) */
5568e613 612
dbcc3571
NG
613#define CPC0_CR0 (CNTRL_DCR_BASE+0x3b) /* Control 0 register */
614#define CPC0_CR1 (CNTRL_DCR_BASE+0x3a) /* Control 1 register */
c00b5f85 615
c00b5f85
WD
616/*-----------------------------------------------------------------------------
617 | DMA
618 +----------------------------------------------------------------------------*/
43c60992
SR
619#if defined(CONFIG_460EX) || defined(CONFIG_460GT)
620#define DMA_DCR_BASE 0x200
621#else
c00b5f85 622#define DMA_DCR_BASE 0x100
43c60992 623#endif
d1c3b275
SR
624#define DMACR0 (DMA_DCR_BASE+0x00) /* DMA channel control register 0 */
625#define DMACT0 (DMA_DCR_BASE+0x01) /* DMA count register 0 */
626#define DMACR1 (DMA_DCR_BASE+0x08) /* DMA channel control register 1 */
627#define DMACT1 (DMA_DCR_BASE+0x09) /* DMA count register 1 */
628#define DMACR2 (DMA_DCR_BASE+0x10) /* DMA channel control register 2 */
629#define DMACT2 (DMA_DCR_BASE+0x11) /* DMA count register 2 */
630#define DMACR3 (DMA_DCR_BASE+0x18) /* DMA channel control register 2 */
631#define DMASR (DMA_DCR_BASE+0x20) /* DMA status register */
632#define DMASGC (DMA_DCR_BASE+0x23) /* DMA scatter/gather command register */
c00b5f85
WD
633
634/*-----------------------------------------------------------------------------
635 | Memory Access Layer
636 +----------------------------------------------------------------------------*/
637#define MAL_DCR_BASE 0x180
d1c3b275
SR
638#define MAL0_CFG (MAL_DCR_BASE + 0x00) /* MAL Config reg */
639#define MAL0_ESR (MAL_DCR_BASE + 0x01) /* Error Status (Read/Clear) */
640#define MAL0_IER (MAL_DCR_BASE + 0x02) /* Interrupt enable */
641#define MAL0_TXCASR (MAL_DCR_BASE + 0x04) /* TX Channel active (set) */
642#define MAL0_TXCARR (MAL_DCR_BASE + 0x05) /* TX Channel active (reset) */
dbcc3571 643#define MAL0_TXEOBISR (MAL_DCR_BASE + 0x06) /* TX End of buffer int status*/
d1c3b275
SR
644#define MAL0_TXDEIR (MAL_DCR_BASE + 0x07) /* TX Descr. Error Int */
645#define MAL0_TXBADDR (MAL_DCR_BASE + 0x09) /* TX descriptor base addr*/
646#define MAL0_RXCASR (MAL_DCR_BASE + 0x10) /* RX Channel active (set) */
647#define MAL0_RXCARR (MAL_DCR_BASE + 0x11) /* RX Channel active (reset) */
dbcc3571 648#define MAL0_RXEOBISR (MAL_DCR_BASE + 0x12) /* RX End of buffer int status*/
d1c3b275
SR
649#define MAL0_RXDEIR (MAL_DCR_BASE + 0x13) /* RX Descr. Error Int */
650#define MAL0_RXBADDR (MAL_DCR_BASE + 0x15) /* RX descriptor base addr */
651#define MAL0_TXCTP0R (MAL_DCR_BASE + 0x20) /* TX 0 Channel table pointer */
652#define MAL0_TXCTP1R (MAL_DCR_BASE + 0x21) /* TX 1 Channel table pointer */
653#define MAL0_TXCTP2R (MAL_DCR_BASE + 0x22) /* TX 2 Channel table pointer */
654#define MAL0_TXCTP3R (MAL_DCR_BASE + 0x23) /* TX 3 Channel table pointer */
655#define MAL0_RXCTP0R (MAL_DCR_BASE + 0x40) /* RX 0 Channel table pointer */
656#define MAL0_RXCTP1R (MAL_DCR_BASE + 0x41) /* RX 1 Channel table pointer */
657#define MAL0_RCBS0 (MAL_DCR_BASE + 0x60) /* RX 0 Channel buffer size */
658#define MAL0_RCBS1 (MAL_DCR_BASE + 0x61) /* RX 1 Channel buffer size */
43c60992
SR
659#if defined(CONFIG_440GX) || \
660 defined(CONFIG_460EX) || defined(CONFIG_460GT)
d1c3b275
SR
661#define MAL0_RXCTP2R (MAL_DCR_BASE + 0x42) /* RX 2 Channel table pointer */
662#define MAL0_RXCTP3R (MAL_DCR_BASE + 0x43) /* RX 3 Channel table pointer */
663#define MAL0_RXCTP8R (MAL_DCR_BASE + 0x48) /* RX 8 Channel table pointer */
664#define MAL0_RXCTP16R (MAL_DCR_BASE + 0x50) /* RX 16 Channel table pointer*/
665#define MAL0_RXCTP24R (MAL_DCR_BASE + 0x58) /* RX 24 Channel table pointer*/
666#define MAL0_RCBS2 (MAL_DCR_BASE + 0x62) /* RX 2 Channel buffer size */
667#define MAL0_RCBS3 (MAL_DCR_BASE + 0x63) /* RX 3 Channel buffer size */
668#define MAL0_RCBS8 (MAL_DCR_BASE + 0x68) /* RX 8 Channel buffer size */
669#define MAL0_RCBS16 (MAL_DCR_BASE + 0x70) /* RX 16 Channel buffer size */
670#define MAL0_RCBS24 (MAL_DCR_BASE + 0x78) /* RX 24 Channel buffer size */
846b0dd2 671#endif /* CONFIG_440GX */
ba56f625 672
0e6d798c 673/*-----------------------------------------------------------------------------+
6e7fb6ea 674| SDR0 Bit Settings
0e6d798c 675+-----------------------------------------------------------------------------*/
df294497 676#if defined(CONFIG_440SP)
df294497
SR
677#define SDR0_DDR0 0x00E1
678#define SDR0_DDR0_DPLLRST 0x80000000
679#define SDR0_DDR0_DDRM_MASK 0x60000000
680#define SDR0_DDR0_DDRM_DDR1 0x20000000
681#define SDR0_DDR0_DDRM_DDR2 0x40000000
682#define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
683#define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
684#define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
685#define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
686#endif
687
96e5fc0e 688#if defined(CONFIG_440SPE) || defined(CONFIG_460SX)
6c5879f3
MB
689#define SDR0_CP440 0x0180
690#define SDR0_CP440_ERPN_MASK 0x30000000
691#define SDR0_CP440_ERPN_MASK_HI 0x3000
692#define SDR0_CP440_ERPN_MASK_LO 0x0000
693#define SDR0_CP440_ERPN_EBC 0x10000000
694#define SDR0_CP440_ERPN_EBC_HI 0x1000
695#define SDR0_CP440_ERPN_EBC_LO 0x0000
696#define SDR0_CP440_ERPN_PCI 0x20000000
697#define SDR0_CP440_ERPN_PCI_HI 0x2000
698#define SDR0_CP440_ERPN_PCI_LO 0x0000
699#define SDR0_CP440_ERPN_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
700#define SDR0_CP440_ERPN_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
701#define SDR0_CP440_NTO1_MASK 0x00000002
702#define SDR0_CP440_NTO1_NTOP 0x00000000
703#define SDR0_CP440_NTO1_NTO1 0x00000002
704#define SDR0_CP440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
705#define SDR0_CP440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
6c5879f3
MB
706
707#define SDR0_SDSTP0 0x0020
708#define SDR0_SDSTP0_ENG_MASK 0x80000000
709#define SDR0_SDSTP0_ENG_PLLDIS 0x00000000
710#define SDR0_SDSTP0_ENG_PLLENAB 0x80000000
711#define SDR0_SDSTP0_ENG_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
712#define SDR0_SDSTP0_ENG_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
713#define SDR0_SDSTP0_SRC_MASK 0x40000000
714#define SDR0_SDSTP0_SRC_PLLOUTA 0x00000000
715#define SDR0_SDSTP0_SRC_PLLOUTB 0x40000000
716#define SDR0_SDSTP0_SRC_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
717#define SDR0_SDSTP0_SRC_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
718#define SDR0_SDSTP0_SEL_MASK 0x38000000
719#define SDR0_SDSTP0_SEL_PLLOUT 0x00000000
720#define SDR0_SDSTP0_SEL_CPU 0x08000000
721#define SDR0_SDSTP0_SEL_EBC 0x28000000
722#define SDR0_SDSTP0_SEL_ENCODE(n) ((((unsigned long)(n))&0x07)<<27)
723#define SDR0_SDSTP0_SEL_DECODE(n) ((((unsigned long)(n))>>27)&0x07)
724#define SDR0_SDSTP0_TUNE_MASK 0x07FE0000
725#define SDR0_SDSTP0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3FF)<<17)
726#define SDR0_SDSTP0_TUNE_DECODE(n) ((((unsigned long)(n))>>17)&0x3FF)
727#define SDR0_SDSTP0_FBDV_MASK 0x0001F000
728#define SDR0_SDSTP0_FBDV_ENCODE(n) ((((unsigned long)(n))&0x1F)<<12)
dbcc3571 729#define SDR0_SDSTP0_FBDV_DECODE(n) ((((((unsigned long)(n))>>12)-1)&0x1F)+1)
6c5879f3
MB
730#define SDR0_SDSTP0_FWDVA_MASK 0x00000F00
731#define SDR0_SDSTP0_FWDVA_ENCODE(n) ((((unsigned long)(n))&0x0F)<<8)
732#define SDR0_SDSTP0_FWDVA_DECODE(n) ((((((unsigned long)(n))>>8)-1)&0x0F)+1)
733#define SDR0_SDSTP0_FWDVB_MASK 0x000000E0
734#define SDR0_SDSTP0_FWDVB_ENCODE(n) ((((unsigned long)(n))&0x07)<<5)
735#define SDR0_SDSTP0_FWDVB_DECODE(n) ((((((unsigned long)(n))>>5)-1)&0x07)+1)
736#define SDR0_SDSTP0_PRBDV0_MASK 0x0000001C
737#define SDR0_SDSTP0_PRBDV0_ENCODE(n) ((((unsigned long)(n))&0x07)<<2)
738#define SDR0_SDSTP0_PRBDV0_DECODE(n) ((((((unsigned long)(n))>>2)-1)&0x07)+1)
739#define SDR0_SDSTP0_OPBDV0_MASK 0x00000003
740#define SDR0_SDSTP0_OPBDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<0)
741#define SDR0_SDSTP0_OPBDV0_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0x03)+1)
742
743
744#define SDR0_SDSTP1 0x0021
745#define SDR0_SDSTP1_LFBDV_MASK 0xFC000000
746#define SDR0_SDSTP1_LFBDV_ENCODE(n) ((((unsigned long)(n))&0x3F)<<26)
747#define SDR0_SDSTP1_LFBDV_DECODE(n) ((((unsigned long)(n))>>26)&0x3F)
748#define SDR0_SDSTP1_PERDV0_MASK 0x03000000
749#define SDR0_SDSTP1_PERDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<24)
750#define SDR0_SDSTP1_PERDV0_DECODE(n) ((((unsigned long)(n))>>24)&0x03)
751#define SDR0_SDSTP1_MALDV0_MASK 0x00C00000
752#define SDR0_SDSTP1_MALDV0_ENCODE(n) ((((unsigned long)(n))&0x03)<<22)
753#define SDR0_SDSTP1_MALDV0_DECODE(n) ((((unsigned long)(n))>>22)&0x03)
754#define SDR0_SDSTP1_DDR_MODE_MASK 0x00300000
755#define SDR0_SDSTP1_DDR1_MODE 0x00100000
756#define SDR0_SDSTP1_DDR2_MODE 0x00200000
757#define SDR0_SDSTP1_DDR_ENCODE(n) ((((unsigned long)(n))&0x03)<<20)
758#define SDR0_SDSTP1_DDR_DECODE(n) ((((unsigned long)(n))>>20)&0x03)
759#define SDR0_SDSTP1_ERPN_MASK 0x00080000
760#define SDR0_SDSTP1_ERPN_EBC 0x00000000
761#define SDR0_SDSTP1_ERPN_PCI 0x00080000
762#define SDR0_SDSTP1_PAE_MASK 0x00040000
763#define SDR0_SDSTP1_PAE_DISABLE 0x00000000
764#define SDR0_SDSTP1_PAE_ENABLE 0x00040000
765#define SDR0_SDSTP1_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
766#define SDR0_SDSTP1_PAE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
767#define SDR0_SDSTP1_PHCE_MASK 0x00020000
768#define SDR0_SDSTP1_PHCE_DISABLE 0x00000000
769#define SDR0_SDSTP1_PHCE_ENABLE 0x00020000
770#define SDR0_SDSTP1_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
771#define SDR0_SDSTP1_PHCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
772#define SDR0_SDSTP1_PISE_MASK 0x00010000
773#define SDR0_SDSTP1_PISE_DISABLE 0x00000000
774#define SDR0_SDSTP1_PISE_ENABLE 0x00001000
775#define SDR0_SDSTP1_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
776#define SDR0_SDSTP1_PISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
777#define SDR0_SDSTP1_PCWE_MASK 0x00008000
778#define SDR0_SDSTP1_PCWE_DISABLE 0x00000000
779#define SDR0_SDSTP1_PCWE_ENABLE 0x00008000
780#define SDR0_SDSTP1_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
781#define SDR0_SDSTP1_PCWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
782#define SDR0_SDSTP1_PPIM_MASK 0x00007800
783#define SDR0_SDSTP1_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
784#define SDR0_SDSTP1_PPIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
785#define SDR0_SDSTP1_PR64E_MASK 0x00000400
786#define SDR0_SDSTP1_PR64E_DISABLE 0x00000000
787#define SDR0_SDSTP1_PR64E_ENABLE 0x00000400
788#define SDR0_SDSTP1_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<10)
789#define SDR0_SDSTP1_PR64E_DECODE(n) ((((unsigned long)(n))>>10)&0x01)
790#define SDR0_SDSTP1_PXFS_MASK 0x00000300
791#define SDR0_SDSTP1_PXFS_100_133 0x00000000
792#define SDR0_SDSTP1_PXFS_66_100 0x00000100
793#define SDR0_SDSTP1_PXFS_50_66 0x00000200
794#define SDR0_SDSTP1_PXFS_0_50 0x00000300
795#define SDR0_SDSTP1_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
796#define SDR0_SDSTP1_PXFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
797#define SDR0_SDSTP1_EBCW_MASK 0x00000080 /* SOP */
798#define SDR0_SDSTP1_EBCW_8_BITS 0x00000000 /* SOP */
799#define SDR0_SDSTP1_EBCW_16_BITS 0x00000080 /* SOP */
800#define SDR0_SDSTP1_DBGEN_MASK 0x00000030 /* $218C */
801#define SDR0_SDSTP1_DBGEN_FUNC 0x00000000
802#define SDR0_SDSTP1_DBGEN_TRACE 0x00000010
dbcc3571
NG
803#define SDR0_SDSTP1_DBGEN_ENCODE(n) ((((unsigned long)(n))&0x03)<<4) /* $218C */
804#define SDR0_SDSTP1_DBGEN_DECODE(n) ((((unsigned long)(n))>>4)&0x03) /* $218C */
6c5879f3
MB
805#define SDR0_SDSTP1_ETH_MASK 0x00000004
806#define SDR0_SDSTP1_ETH_10_100 0x00000000
807#define SDR0_SDSTP1_ETH_GIGA 0x00000004
808#define SDR0_SDSTP1_ETH_ENCODE(n) ((((unsigned long)(n))&0x01)<<2)
809#define SDR0_SDSTP1_ETH_DECODE(n) ((((unsigned long)(n))>>2)&0x01)
810#define SDR0_SDSTP1_NTO1_MASK 0x00000001
811#define SDR0_SDSTP1_NTO1_DISABLE 0x00000000
812#define SDR0_SDSTP1_NTO1_ENABLE 0x00000001
813#define SDR0_SDSTP1_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<0)
814#define SDR0_SDSTP1_NTO1_DECODE(n) ((((unsigned long)(n))>>0)&0x01)
815
816#define SDR0_SDSTP2 0x0022
817#define SDR0_SDSTP2_P1AE_MASK 0x80000000
818#define SDR0_SDSTP2_P1AE_DISABLE 0x00000000
819#define SDR0_SDSTP2_P1AE_ENABLE 0x80000000
820#define SDR0_SDSTP2_P1AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
821#define SDR0_SDSTP2_P1AE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
822#define SDR0_SDSTP2_P1HCE_MASK 0x40000000
823#define SDR0_SDSTP2_P1HCE_DISABLE 0x00000000
824#define SDR0_SDSTP2_P1HCE_ENABLE 0x40000000
825#define SDR0_SDSTP2_P1HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
826#define SDR0_SDSTP2_P1HCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
827#define SDR0_SDSTP2_P1ISE_MASK 0x20000000
828#define SDR0_SDSTP2_P1ISE_DISABLE 0x00000000
829#define SDR0_SDSTP2_P1ISE_ENABLE 0x20000000
830#define SDR0_SDSTP2_P1ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
831#define SDR0_SDSTP2_P1ISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
832#define SDR0_SDSTP2_P1CWE_MASK 0x10000000
833#define SDR0_SDSTP2_P1CWE_DISABLE 0x00000000
834#define SDR0_SDSTP2_P1CWE_ENABLE 0x10000000
835#define SDR0_SDSTP2_P1CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
836#define SDR0_SDSTP2_P1CWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
837#define SDR0_SDSTP2_P1PIM_MASK 0x0F000000
838#define SDR0_SDSTP2_P1PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
839#define SDR0_SDSTP2_P1PIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
840#define SDR0_SDSTP2_P1R64E_MASK 0x00800000
841#define SDR0_SDSTP2_P1R64E_DISABLE 0x00000000
842#define SDR0_SDSTP2_P1R64E_ENABLE 0x00800000
843#define SDR0_SDSTP2_P1R64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
844#define SDR0_SDSTP2_P1R64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
845#define SDR0_SDSTP2_P1XFS_MASK 0x00600000
846#define SDR0_SDSTP2_P1XFS_100_133 0x00000000
847#define SDR0_SDSTP2_P1XFS_66_100 0x00200000
848#define SDR0_SDSTP2_P1XFS_50_66 0x00400000
849#define SDR0_SDSTP2_P1XFS_0_50 0x00600000
850#define SDR0_SDSTP2_P1XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
851#define SDR0_SDSTP2_P1XFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
852#define SDR0_SDSTP2_P2AE_MASK 0x00040000
853#define SDR0_SDSTP2_P2AE_DISABLE 0x00000000
854#define SDR0_SDSTP2_P2AE_ENABLE 0x00040000
855#define SDR0_SDSTP2_P2AE_ENCODE(n) ((((unsigned long)(n))&0x01)<<18)
856#define SDR0_SDSTP2_P2AE_DECODE(n) ((((unsigned long)(n))>>18)&0x01)
857#define SDR0_SDSTP2_P2HCE_MASK 0x00020000
858#define SDR0_SDSTP2_P2HCE_DISABLE 0x00000000
859#define SDR0_SDSTP2_P2HCE_ENABLE 0x00020000
860#define SDR0_SDSTP2_P2HCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<17)
861#define SDR0_SDSTP2_P2HCE_DECODE(n) ((((unsigned long)(n))>>17)&0x01)
862#define SDR0_SDSTP2_P2ISE_MASK 0x00010000
863#define SDR0_SDSTP2_P2ISE_DISABLE 0x00000000
864#define SDR0_SDSTP2_P2ISE_ENABLE 0x00010000
865#define SDR0_SDSTP2_P2ISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<16)
866#define SDR0_SDSTP2_P2ISE_DECODE(n) ((((unsigned long)(n))>>16)&0x01)
867#define SDR0_SDSTP2_P2CWE_MASK 0x00008000
868#define SDR0_SDSTP2_P2CWE_DISABLE 0x00000000
869#define SDR0_SDSTP2_P2CWE_ENABLE 0x00008000
870#define SDR0_SDSTP2_P2CWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<15)
871#define SDR0_SDSTP2_P2CWE_DECODE(n) ((((unsigned long)(n))>>15)&0x01)
872#define SDR0_SDSTP2_P2PIM_MASK 0x00007800
873#define SDR0_SDSTP2_P2PIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<11)
874#define SDR0_SDSTP2_P2PIM_DECODE(n) ((((unsigned long)(n))>>11)&0x0F)
875#define SDR0_SDSTP2_P2XFS_MASK 0x00000300
876#define SDR0_SDSTP2_P2XFS_100_133 0x00000000
877#define SDR0_SDSTP2_P2XFS_66_100 0x00000100
878#define SDR0_SDSTP2_P2XFS_50_66 0x00000200
879#define SDR0_SDSTP2_P2XFS_0_50 0x00000100
880#define SDR0_SDSTP2_P2XFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<8)
881#define SDR0_SDSTP2_P2XFS_DECODE(n) ((((unsigned long)(n))>>8)&0x03)
882
883#define SDR0_SDSTP3 0x0023
884
885#define SDR0_PINSTP 0x0040
886#define SDR0_PINSTP_BOOTSTRAP_MASK 0xC0000000 /* Strap Bits */
dbcc3571
NG
887#define SDR0_PINSTP_BOOTSTRAP_SETTINGS0 0x00000000 /* Default strap settings 0
888 (EBC boot) */
889#define SDR0_PINSTP_BOOTSTRAP_SETTINGS1 0x40000000 /* Default strap settings 1
890 (PCI boot) */
891#define SDR0_PINSTP_BOOTSTRAP_IIC_54_EN 0x80000000 /* Serial Device Enabled -
892 Addr = 0x54 */
893#define SDR0_PINSTP_BOOTSTRAP_IIC_50_EN 0xC0000000 /* Serial Device Enabled -
894 Addr = 0x50 */
6c5879f3
MB
895#define SDR0_SDCS 0x0060
896#define SDR0_ECID0 0x0080
897#define SDR0_ECID1 0x0081
898#define SDR0_ECID2 0x0082
899#define SDR0_JTAG 0x00C0
900
901#define SDR0_DDR0 0x00E1
902#define SDR0_DDR0_DPLLRST 0x80000000
903#define SDR0_DDR0_DDRM_MASK 0x60000000
904#define SDR0_DDR0_DDRM_DDR1 0x20000000
905#define SDR0_DDR0_DDRM_DDR2 0x40000000
906#define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
907#define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
908#define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
909#define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
910
911#define SDR0_UART0 0x0120
912#define SDR0_UART1 0x0121
913#define SDR0_UART2 0x0122
6c5879f3
MB
914#define SDR0_SLPIPE 0x0220
915
916#define SDR0_AMP0 0x0240
917#define SDR0_AMP0_PRIORITY 0xFFFF0000
918#define SDR0_AMP0_ALTERNATE_PRIORITY 0x0000FF00
919#define SDR0_AMP0_RESERVED_BITS_MASK 0x000000FF
920
921#define SDR0_AMP1 0x0241
922#define SDR0_AMP1_PRIORITY 0xFC000000
923#define SDR0_AMP1_ALTERNATE_PRIORITY 0x0000E000
924#define SDR0_AMP1_RESERVED_BITS_MASK 0x03FF1FFF
925
926#define SDR0_MIRQ0 0x0260
927#define SDR0_MIRQ1 0x0261
928#define SDR0_MALTBL 0x0280
929#define SDR0_MALRBL 0x02A0
930#define SDR0_MALTBS 0x02C0
931#define SDR0_MALRBS 0x02E0
932
933/* Reserved for Customer Use */
934#define SDR0_CUST0 0x4000
935#define SDR0_CUST0_AUTONEG_MASK 0x8000000
936#define SDR0_CUST0_NO_AUTONEG 0x0000000
937#define SDR0_CUST0_AUTONEG 0x8000000
938#define SDR0_CUST0_ETH_FORCE_MASK 0x6000000
939#define SDR0_CUST0_ETH_FORCE_10MHZ 0x0000000
940#define SDR0_CUST0_ETH_FORCE_100MHZ 0x2000000
941#define SDR0_CUST0_ETH_FORCE_1000MHZ 0x4000000
942#define SDR0_CUST0_ETH_DUPLEX_MASK 0x1000000
943#define SDR0_CUST0_ETH_HALF_DUPLEX 0x0000000
944#define SDR0_CUST0_ETH_FULL_DUPLEX 0x1000000
945
946#define SDR0_SDSTP4 0x4001
947#define SDR0_CUST1 0x4002
948#define SDR0_SDSTP5 0x4003
949#define SDR0_CUST2 0x4004
950#define SDR0_SDSTP6 0x4005
951#define SDR0_CUST3 0x4006
952#define SDR0_SDSTP7 0x4007
953
954#define SDR0_PFC0 0x4100
955#define SDR0_PFC0_GPIO_0 0x80000000
956#define SDR0_PFC0_PCIX0REQ2_N 0x00000000
957#define SDR0_PFC0_GPIO_1 0x40000000
958#define SDR0_PFC0_PCIX0REQ3_N 0x00000000
959#define SDR0_PFC0_GPIO_2 0x20000000
960#define SDR0_PFC0_PCIX0GNT2_N 0x00000000
961#define SDR0_PFC0_GPIO_3 0x10000000
962#define SDR0_PFC0_PCIX0GNT3_N 0x00000000
963#define SDR0_PFC0_GPIO_4 0x08000000
964#define SDR0_PFC0_PCIX1REQ2_N 0x00000000
965#define SDR0_PFC0_GPIO_5 0x04000000
966#define SDR0_PFC0_PCIX1REQ3_N 0x00000000
967#define SDR0_PFC0_GPIO_6 0x02000000
968#define SDR0_PFC0_PCIX1GNT2_N 0x00000000
969#define SDR0_PFC0_GPIO_7 0x01000000
970#define SDR0_PFC0_PCIX1GNT3_N 0x00000000
971#define SDR0_PFC0_GPIO_8 0x00800000
972#define SDR0_PFC0_PERREADY 0x00000000
973#define SDR0_PFC0_GPIO_9 0x00400000
974#define SDR0_PFC0_PERCS1_N 0x00000000
975#define SDR0_PFC0_GPIO_10 0x00200000
976#define SDR0_PFC0_PERCS2_N 0x00000000
977#define SDR0_PFC0_GPIO_11 0x00100000
978#define SDR0_PFC0_IRQ0 0x00000000
979#define SDR0_PFC0_GPIO_12 0x00080000
980#define SDR0_PFC0_IRQ1 0x00000000
981#define SDR0_PFC0_GPIO_13 0x00040000
982#define SDR0_PFC0_IRQ2 0x00000000
983#define SDR0_PFC0_GPIO_14 0x00020000
984#define SDR0_PFC0_IRQ3 0x00000000
985#define SDR0_PFC0_GPIO_15 0x00010000
986#define SDR0_PFC0_IRQ4 0x00000000
987#define SDR0_PFC0_GPIO_16 0x00008000
988#define SDR0_PFC0_IRQ5 0x00000000
989#define SDR0_PFC0_GPIO_17 0x00004000
990#define SDR0_PFC0_PERBE0_N 0x00000000
991#define SDR0_PFC0_GPIO_18 0x00002000
992#define SDR0_PFC0_PCI0GNT0_N 0x00000000
993#define SDR0_PFC0_GPIO_19 0x00001000
994#define SDR0_PFC0_PCI0GNT1_N 0x00000000
995#define SDR0_PFC0_GPIO_20 0x00000800
996#define SDR0_PFC0_PCI0REQ0_N 0x00000000
997#define SDR0_PFC0_GPIO_21 0x00000400
998#define SDR0_PFC0_PCI0REQ1_N 0x00000000
999#define SDR0_PFC0_GPIO_22 0x00000200
1000#define SDR0_PFC0_PCI1GNT0_N 0x00000000
1001#define SDR0_PFC0_GPIO_23 0x00000100
1002#define SDR0_PFC0_PCI1GNT1_N 0x00000000
1003#define SDR0_PFC0_GPIO_24 0x00000080
1004#define SDR0_PFC0_PCI1REQ0_N 0x00000000
1005#define SDR0_PFC0_GPIO_25 0x00000040
1006#define SDR0_PFC0_PCI1REQ1_N 0x00000000
1007#define SDR0_PFC0_GPIO_26 0x00000020
1008#define SDR0_PFC0_PCI2GNT0_N 0x00000000
1009#define SDR0_PFC0_GPIO_27 0x00000010
1010#define SDR0_PFC0_PCI2GNT1_N 0x00000000
1011#define SDR0_PFC0_GPIO_28 0x00000008
1012#define SDR0_PFC0_PCI2REQ0_N 0x00000000
1013#define SDR0_PFC0_GPIO_29 0x00000004
1014#define SDR0_PFC0_PCI2REQ1_N 0x00000000
1015#define SDR0_PFC0_GPIO_30 0x00000002
1016#define SDR0_PFC0_UART1RX 0x00000000
1017#define SDR0_PFC0_GPIO_31 0x00000001
1018#define SDR0_PFC0_UART1TX 0x00000000
1019
1020#define SDR0_PFC1 0x4101
1021#define SDR0_PFC1_UART1_CTS_RTS_MASK 0x02000000
1022#define SDR0_PFC1_UART1_DSR_DTR 0x00000000
1023#define SDR0_PFC1_UART1_CTS_RTS 0x02000000
1024#define SDR0_PFC1_UART2_IN_SERVICE_MASK 0x01000000
1025#define SDR0_PFC1_UART2_NOT_IN_SERVICE 0x00000000
1026#define SDR0_PFC1_UART2_IN_SERVICE 0x01000000
1027#define SDR0_PFC1_ETH_GIGA_MASK 0x00200000
1028#define SDR0_PFC1_ETH_10_100 0x00000000
1029#define SDR0_PFC1_ETH_GIGA 0x00200000
1030#define SDR0_PFC1_ETH_GIGA_ENCODE(n) ((((unsigned long)(n))&0x1)<<21)
1031#define SDR0_PFC1_ETH_GIGA_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
1032#define SDR0_PFC1_CPU_TRACE_MASK 0x00180000 /* $218C */
1033#define SDR0_PFC1_CPU_NO_TRACE 0x00000000
1034#define SDR0_PFC1_CPU_TRACE 0x00080000
dbcc3571
NG
1035#define SDR0_PFC1_CPU_TRACE_ENCODE(n) ((((unsigned long)(n))&0x3)<<19)
1036 /* $218C */
1037#define SDR0_PFC1_CPU_TRACE_DECODE(n) ((((unsigned long)(n))>>19)&0x03)
1038 /* $218C */
6c5879f3
MB
1039
1040#define SDR0_MFR 0x4300
1041#endif /* CONFIG_440SPE */
1042
43c60992
SR
1043#if defined(CONFIG_460EX) || defined(CONFIG_460GT)
1044/* Pin Function Control Register 0 (SDR0_PFC0) */
1045#define SDR0_PFC0 0x4100
1046#define SDR0_PFC0_DBG 0x00008000 /* debug enable */
1047#define SDR0_PFC0_G49E 0x00004000 /* GPIO 49 enable */
1048#define SDR0_PFC0_G50E 0x00002000 /* GPIO 50 enable */
1049#define SDR0_PFC0_G51E 0x00001000 /* GPIO 51 enable */
1050#define SDR0_PFC0_G52E 0x00000800 /* GPIO 52 enable */
1051#define SDR0_PFC0_G53E 0x00000400 /* GPIO 53 enable */
1052#define SDR0_PFC0_G54E 0x00000200 /* GPIO 54 enable */
1053#define SDR0_PFC0_G55E 0x00000100 /* GPIO 55 enable */
1054#define SDR0_PFC0_G56E 0x00000080 /* GPIO 56 enable */
1055#define SDR0_PFC0_G57E 0x00000040 /* GPIO 57 enable */
1056#define SDR0_PFC0_G58E 0x00000020 /* GPIO 58 enable */
1057#define SDR0_PFC0_G59E 0x00000010 /* GPIO 59 enable */
1058#define SDR0_PFC0_G60E 0x00000008 /* GPIO 60 enable */
1059#define SDR0_PFC0_G61E 0x00000004 /* GPIO 61 enable */
1060#define SDR0_PFC0_G62E 0x00000002 /* GPIO 62 enable */
1061#define SDR0_PFC0_G63E 0x00000001 /* GPIO 63 enable */
1062
1063/* Pin Function Control Register 1 (SDR0_PFC1) */
1064#define SDR0_PFC1 0x4101
1065#define SDR0_PFC1_U1ME_MASK 0x02000000 /* UART1 Mode Enable */
1066#define SDR0_PFC1_U1ME_DSR_DTR 0x00000000 /* UART1 in DSR/DTR Mode */
1067#define SDR0_PFC1_U1ME_CTS_RTS 0x02000000 /* UART1 in CTS/RTS Mode */
1068#define SDR0_PFC1_U0ME_MASK 0x00080000 /* UART0 Mode Enable */
1069#define SDR0_PFC1_U0ME_DSR_DTR 0x00000000 /* UART0 in DSR/DTR Mode */
1070#define SDR0_PFC1_U0ME_CTS_RTS 0x00080000 /* UART0 in CTS/RTS Mode */
1071#define SDR0_PFC1_U0IM_MASK 0x00040000 /* UART0 Interface Mode */
1072#define SDR0_PFC1_U0IM_8PINS 0x00000000 /* UART0 Interface Mode 8 pins*/
1073#define SDR0_PFC1_U0IM_4PINS 0x00040000 /* UART0 Interface Mode 4 pins*/
1074#define SDR0_PFC1_SIS_MASK 0x00020000 /* SCP or IIC1 Selection */
1075#define SDR0_PFC1_SIS_SCP_SEL 0x00000000 /* SCP Selected */
1076#define SDR0_PFC1_SIS_IIC1_SEL 0x00020000 /* IIC1 Selected */
1077
89bcc487
SR
1078#define SDR0_ECID0 0x0080
1079#define SDR0_ECID1 0x0081
1080#define SDR0_ECID2 0x0082
1081#define SDR0_ECID3 0x0083
1082
43c60992
SR
1083/* Ethernet PLL Configuration Register (SDR0_ETH_PLL) */
1084#define SDR0_ETH_PLL 0x4102
1085#define SDR0_ETH_PLL_PLLLOCK 0x80000000 /*Ethernet PLL lock indication*/
1086#define SDR0_ETH_PLL_REF_CLK_SEL 0x10000000 /* Ethernet reference clock */
1087#define SDR0_ETH_PLL_BYPASS 0x08000000 /* bypass mode enable */
1088#define SDR0_ETH_PLL_STOPCLK 0x04000000 /* output clock disable */
1089#define SDR0_ETH_PLL_TUNE_MASK 0x03FF0000 /* loop stability tuning bits */
1090#define SDR0_ETH_PLL_TUNE_ENCODE(n) ((((unsigned long)(n))&0x3ff)<<16)
1091#define SDR0_ETH_PLL_MULTI_MASK 0x0000FF00 /* frequency multiplication */
1092#define SDR0_ETH_PLL_MULTI_ENCODE(n) ((((unsigned long)(n))&0xff)<<8)
1093#define SDR0_ETH_PLL_RANGEB_MASK 0x000000F0 /* PLLOUTB/C frequency */
1094#define SDR0_ETH_PLL_RANGEB_ENCODE(n) ((((unsigned long)(n))&0x0f)<<4)
1095#define SDR0_ETH_PLL_RANGEA_MASK 0x0000000F /* PLLOUTA frequency */
1096#define SDR0_ETH_PLL_RANGEA_ENCODE(n) (((unsigned long)(n))&0x0f)
1097
1098/* Ethernet Configuration Register (SDR0_ETH_CFG) */
1099#define SDR0_ETH_CFG 0x4103
dbcc3571
NG
1100#define SDR0_ETH_CFG_SGMII3_LPBK 0x00800000 /*SGMII3 port loopback
1101 enable */
1102#define SDR0_ETH_CFG_SGMII2_LPBK 0x00400000 /*SGMII2 port loopback
1103 enable */
1104#define SDR0_ETH_CFG_SGMII1_LPBK 0x00200000 /*SGMII1 port loopback
1105 enable */
1106#define SDR0_ETH_CFG_SGMII0_LPBK 0x00100000 /*SGMII0 port loopback
1107 enable */
1108#define SDR0_ETH_CFG_SGMII_MASK 0x00070000 /*SGMII Mask */
1109#define SDR0_ETH_CFG_SGMII2_ENABLE 0x00040000 /*SGMII2 port enable */
1110#define SDR0_ETH_CFG_SGMII1_ENABLE 0x00020000 /*SGMII1 port enable */
1111#define SDR0_ETH_CFG_SGMII0_ENABLE 0x00010000 /*SGMII0 port enable */
1112#define SDR0_ETH_CFG_TAHOE1_BYPASS 0x00002000 /*TAHOE1 Bypass selector */
1113#define SDR0_ETH_CFG_TAHOE0_BYPASS 0x00001000 /*TAHOE0 Bypass selector */
1114#define SDR0_ETH_CFG_EMAC3_PHY_CLK_SEL 0x00000800 /*EMAC 3 PHY clock selector*/
1115#define SDR0_ETH_CFG_EMAC2_PHY_CLK_SEL 0x00000400 /*EMAC 2 PHY clock selector*/
1116#define SDR0_ETH_CFG_EMAC1_PHY_CLK_SEL 0x00000200 /*EMAC 1 PHY clock selector*/
1117#define SDR0_ETH_CFG_EMAC0_PHY_CLK_SEL 0x00000100 /*EMAC 0 PHY clock selector*/
1118#define SDR0_ETH_CFG_EMAC_2_1_SWAP 0x00000080 /*Swap EMAC2 with EMAC1 */
1119#define SDR0_ETH_CFG_EMAC_0_3_SWAP 0x00000040 /*Swap EMAC0 with EMAC3 */
1120#define SDR0_ETH_CFG_MDIO_SEL_MASK 0x00000030 /*MDIO source selector mask*/
1121#define SDR0_ETH_CFG_MDIO_SEL_EMAC0 0x00000000 /*MDIO source - EMAC0 */
1122#define SDR0_ETH_CFG_MDIO_SEL_EMAC1 0x00000010 /*MDIO source - EMAC1 */
1123#define SDR0_ETH_CFG_MDIO_SEL_EMAC2 0x00000020 /*MDIO source - EMAC2 */
1124#define SDR0_ETH_CFG_MDIO_SEL_EMAC3 0x00000030 /*MDIO source - EMAC3 */
1125#define SDR0_ETH_CFG_ZMII_MODE_MASK 0x0000000C /*ZMII bridge mode selector
1126 mask */
1127#define SDR0_ETH_CFG_ZMII_SEL_MII 0x00000000 /*ZMII bridge mode - MII */
1128#define SDR0_ETH_CFG_ZMII_SEL_SMII 0x00000004 /*ZMII bridge mode - SMII */
1129#define SDR0_ETH_CFG_ZMII_SEL_RMII_10 0x00000008 /*ZMII bridge mode - RMII
1130 (10 Mbps) */
1131#define SDR0_ETH_CFG_ZMII_SEL_RMII_100 0x0000000C /*ZMII bridge mode - RMII
1132 (100 Mbps) */
1133#define SDR0_ETH_CFG_GMC1_BRIDGE_SEL 0x00000002 /*GMC Port 1 bridge
1134 selector */
1135#define SDR0_ETH_CFG_GMC0_BRIDGE_SEL 0x00000001 /*GMC Port 0 bridge
1136 selector */
43c60992
SR
1137
1138#define SDR0_ETH_CFG_ZMII_MODE_SHIFT 4
1139#define SDR0_ETH_CFG_ZMII_MII_MODE 0x00
1140#define SDR0_ETH_CFG_ZMII_SMII_MODE 0x01
1141#define SDR0_ETH_CFG_ZMII_RMII_MODE_10M 0x10
1142#define SDR0_ETH_CFG_ZMII_RMII_MODE_100M 0x11
1143
f09f09d3
AG
1144/* Ethernet Status Register */
1145#define SDR0_ETH_STS 0x4104
1146
43c60992
SR
1147/* Miscealleneaous Function Reg. (SDR0_MFR) */
1148#define SDR0_MFR 0x4300
dbcc3571
NG
1149#define SDR0_MFR_T0TxFL 0x00800000 /* force parity error TAHOE0 Tx
1150 FIFO bits 0:63 */
1151#define SDR0_MFR_T0TxFH 0x00400000 /* force parity error TAHOE0 Tx
1152 FIFO bits 64:127 */
1153#define SDR0_MFR_T1TxFL 0x00200000 /* force parity error TAHOE1 Tx
1154 FIFO bits 0:63 */
1155#define SDR0_MFR_T1TxFH 0x00100000 /* force parity error TAHOE1 Tx
1156 FIFO bits 64:127 */
1157#define SDR0_MFR_E0TxFL 0x00008000 /* force parity error EMAC0 Tx
1158 FIFO bits 0:63 */
1159#define SDR0_MFR_E0TxFH 0x00004000 /* force parity error EMAC0 Tx
1160 FIFO bits 64:127 */
1161#define SDR0_MFR_E0RxFL 0x00002000 /* force parity error EMAC0 Rx
1162 FIFO bits 0:63 */
1163#define SDR0_MFR_E0RxFH 0x00001000 /* force parity error EMAC0 Rx
1164 FIFO bits 64:127 */
1165#define SDR0_MFR_E1TxFL 0x00000800 /* force parity error EMAC1 Tx
1166 FIFO bits 0:63 */
1167#define SDR0_MFR_E1TxFH 0x00000400 /* force parity error EMAC1 Tx
1168 FIFO bits 64:127 */
1169#define SDR0_MFR_E1RxFL 0x00000200 /* force parity error EMAC1 Rx
1170 FIFO bits 0:63 */
1171#define SDR0_MFR_E1RxFH 0x00000100 /* force parity error EMAC1 Rx
1172 FIFO bits 64:127 */
1173#define SDR0_MFR_E2TxFL 0x00000080 /* force parity error EMAC2 Tx
1174 FIFO bits 0:63 */
1175#define SDR0_MFR_E2TxFH 0x00000040 /* force parity error EMAC2 Tx
1176 FIFO bits 64:127 */
1177#define SDR0_MFR_E2RxFL 0x00000020 /* force parity error EMAC2 Rx
1178 FIFO bits 0:63 */
1179#define SDR0_MFR_E2RxFH 0x00000010 /* force parity error EMAC2 Rx
1180 FIFO bits 64:127 */
1181#define SDR0_MFR_E3TxFL 0x00000008 /* force parity error EMAC3 Tx
1182 FIFO bits 0:63 */
1183#define SDR0_MFR_E3TxFH 0x00000004 /* force parity error EMAC3 Tx
1184 FIFO bits 64:127 */
1185#define SDR0_MFR_E3RxFL 0x00000002 /* force parity error EMAC3 Rx
1186 FIFO bits 0:63 */
1187#define SDR0_MFR_E3RxFH 0x00000001 /* force parity error EMAC3 Rx
1188 FIFO bits 64:127 */
43c60992
SR
1189
1190/* EMACx TX Status Register (SDR0_EMACxTXST)*/
1191#define SDR0_EMAC0TXST 0x4400
1192#define SDR0_EMAC1TXST 0x4401
1193#define SDR0_EMAC2TXST 0x4402
1194#define SDR0_EMAC3TXST 0x4403
1195
dbcc3571
NG
1196#define SDR0_EMACxTXST_FUR 0x02000000 /*TX FIFO underrun */
1197#define SDR0_EMACxTXST_BC 0x01000000 /*broadcase address */
1198#define SDR0_EMACxTXST_MC 0x00800000 /*multicast address */
1199#define SDR0_EMACxTXST_UC 0x00400000 /*unicast address */
1200#define SDR0_EMACxTXST_FP 0x00200000 /*frame paused by control packet */
1201#define SDR0_EMACxTXST_BFCS 0x00100000 /*bad FCS in the transmitted frame */
1202#define SDR0_EMACxTXST_CPF 0x00080000 /*TX control pause frame */
1203#define SDR0_EMACxTXST_CF 0x00040000 /*TX control frame */
1204#define SDR0_EMACxTXST_MSIZ 0x00020000 /* 1024-maxsize bytes transmitted */
1205#define SDR0_EMACxTXST_1023 0x00010000 /*512-1023 bytes transmitted */
1206#define SDR0_EMACxTXST_511 0x00008000 /*256-511 bytes transmitted */
1207#define SDR0_EMACxTXST_255 0x00004000 /*128-255 bytes transmitted */
1208#define SDR0_EMACxTXST_127 0x00002000 /*65-127 bytes transmitted */
1209#define SDR0_EMACxTXST_64 0x00001000 /*64 bytes transmitted */
1210#define SDR0_EMACxTXST_SQE 0x00000800 /*SQE indication */
1211#define SDR0_EMACxTXST_LOC 0x00000400 /*loss of carrier sense */
1212#define SDR0_EMACxTXST_IERR 0x00000080 /*EMAC internal error */
1213#define SDR0_EMACxTXST_EDF 0x00000040 /*excessive deferral */
1214#define SDR0_EMACxTXST_ECOL 0x00000020 /*excessive collisions */
1215#define SDR0_EMACxTXST_LCOL 0x00000010 /*late collision */
1216#define SDR0_EMACxTXST_DFFR 0x00000008 /*deferred frame */
1217#define SDR0_EMACxTXST_MCOL 0x00000004 /*multiple collision frame */
1218#define SDR0_EMACxTXST_SCOL 0x00000002 /*single collision frame */
1219#define SDR0_EMACxTXST_TXOK 0x00000001 /*transmit OK */
43c60992
SR
1220
1221/* EMACx RX Status Register (SDR0_EMACxRXST)*/
1222#define SDR0_EMAC0RXST 0x4404
1223#define SDR0_EMAC1RXST 0x4405
1224#define SDR0_EMAC2RXST 0x4406
1225#define SDR0_EMAC3RXST 0x4407
1226
1227#define SDR0_EMACxRXST_FOR 0x20000000 /* RX FIFO overrun */
1228#define SDR0_EMACxRXST_BC 0x10000000 /* broadcast address */
1229#define SDR0_EMACxRXST_MC 0x08000000 /* multicast address */
1230#define SDR0_EMACxRXST_UC 0x04000000 /* unicast address */
1231#define SDR0_EMACxRXST_UPR_MASK 0x03800000 /* user priority field */
1232#define SDR0_EMACxRXST_UPR_ENCODE(n) ((((unsigned long)(n))&0x07)<<23)
1233#define SDR0_EMACxRXST_VLAN 0x00400000 /* RX VLAN tagged frame */
1234#define SDR0_EMACxRXST_LOOP 0x00200000 /* received in loop-back mode */
1235#define SDR0_EMACxRXST_UOP 0x00100000 /* RX unsupported opcode */
1236#define SDR0_EMACxRXST_CPF 0x00080000 /* RX control pause frame */
1237#define SDR0_EMACxRXST_CF 0x00040000 /* RX control frame*/
1238#define SDR0_EMACxRXST_MSIZ 0x00020000 /* 1024-MaxSize bytes recieved*/
1239#define SDR0_EMACxRXST_1023 0x00010000 /* 512-1023 bytes received */
1240#define SDR0_EMACxRXST_511 0x00008000 /* 128-511 bytes received */
1241#define SDR0_EMACxRXST_255 0x00004000 /* 128-255 bytes received */
1242#define SDR0_EMACxRXST_127 0x00002000 /* 65-127 bytes received */
1243#define SDR0_EMACxRXST_64 0x00001000 /* 64 bytes received */
1244#define SDR0_EMACxRXST_RUNT 0x00000800 /* runt frame */
1245#define SDR0_EMACxRXST_SEVT 0x00000400 /* short event */
1246#define SDR0_EMACxRXST_AERR 0x00000200 /* alignment error */
1247#define SDR0_EMACxRXST_SERR 0x00000100 /* received with symbol error */
1248#define SDR0_EMACxRXST_BURST 0x00000040 /* received burst */
1249#define SDR0_EMACxRXST_F2L 0x00000020 /* frame is to long */
1250#define SDR0_EMACxRXST_OERR 0x00000010 /* out of range length error */
1251#define SDR0_EMACxRXST_IERR 0x00000008 /* in range length error */
dbcc3571
NG
1252#define SDR0_EMACxRXST_LOST 0x00000004 /* frame lost due to internal
1253 EMAC receive error */
1254#define SDR0_EMACxRXST_BFCS 0x00000002 /* bad FCS in the recieved frame */
43c60992
SR
1255#define SDR0_EMACxRXST_RXOK 0x00000001 /* Recieve OK */
1256
1257/* EMACx TX Status Register (SDR0_EMACxREJCNT)*/
1258#define SDR0_EMAC0REJCNT 0x4408
1259#define SDR0_EMAC1REJCNT 0x4409
1260#define SDR0_EMAC2REJCNT 0x440A
1261#define SDR0_EMAC3REJCNT 0x440B
1262
1263#define SDR0_DDR0 0x00E1
1264#define SDR0_DDR0_DPLLRST 0x80000000
1265#define SDR0_DDR0_DDRM_MASK 0x60000000
1266#define SDR0_DDR0_DDRM_DDR1 0x20000000
1267#define SDR0_DDR0_DDRM_DDR2 0x40000000
1268#define SDR0_DDR0_DDRM_ENCODE(n) ((((unsigned long)(n))&0x03)<<29)
1269#define SDR0_DDR0_DDRM_DECODE(n) ((((unsigned long)(n))>>29)&0x03)
1270#define SDR0_DDR0_TUNE_ENCODE(n) ((((unsigned long)(n))&0x2FF)<<0)
1271#define SDR0_DDR0_TUNE_DECODE(n) ((((unsigned long)(n))>>0)&0x2FF)
41712b4e
SR
1272
1273#define AHB_TOP 0xA4
1274#define AHB_BOT 0xA5
745d8a0d
SR
1275#define SDR0_AHB_CFG 0x370
1276#define SDR0_USB2HOST_CFG 0x371
43c60992 1277#endif /* CONFIG_460EX || CONFIG_460GT */
6c5879f3 1278
6e7fb6ea
SR
1279#define SDR0_SDCS_SDD (0x80000000 >> 31)
1280
1281#if defined(CONFIG_440GP)
1282#define CPC0_STRP1_PAE_MASK (0x80000000 >> 11)
1283#define CPC0_STRP1_PISE_MASK (0x80000000 >> 13)
1284#endif /* defined(CONFIG_440GP) */
a760b020
SR
1285#if defined(CONFIG_440GX) || defined(CONFIG_440SP) || \
1286 defined(CONFIG_460EX) || defined(CONFIG_460GT)
6e7fb6ea
SR
1287#define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 13)
1288#define SDR0_SDSTP1_PISE_MASK (0x80000000 >> 15)
1289#endif /* defined(CONFIG_440GX) || defined(CONFIG_440SP) */
887e2ec9
SR
1290#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
1291 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
6e7fb6ea
SR
1292#define SDR0_SDSTP1_PAE_MASK (0x80000000 >> 21)
1293#define SDR0_SDSTP1_PAME_MASK (0x80000000 >> 27)
1294#endif /* defined(CONFIG_440EP) || defined(CONFIG_440GR) */
63153492
WD
1295
1296#define SDR0_UARTX_UXICS_MASK 0xF0000000
1297#define SDR0_UARTX_UXICS_PLB 0x20000000
1298#define SDR0_UARTX_UXEC_MASK 0x00800000
1299#define SDR0_UARTX_UXEC_INT 0x00000000
1300#define SDR0_UARTX_UXEC_EXT 0x00800000
1301#define SDR0_UARTX_UXDTE_MASK 0x00400000
1302#define SDR0_UARTX_UXDTE_DISABLE 0x00000000
1303#define SDR0_UARTX_UXDTE_ENABLE 0x00400000
1304#define SDR0_UARTX_UXDRE_MASK 0x00200000
1305#define SDR0_UARTX_UXDRE_DISABLE 0x00000000
1306#define SDR0_UARTX_UXDRE_ENABLE 0x00200000
1307#define SDR0_UARTX_UXDC_MASK 0x00100000
1308#define SDR0_UARTX_UXDC_NOTCLEARED 0x00000000
1309#define SDR0_UARTX_UXDC_CLEARED 0x00100000
1310#define SDR0_UARTX_UXDIV_MASK 0x000000FF
1311#define SDR0_UARTX_UXDIV_ENCODE(n) ((((unsigned long)(n))&0xFF)<<0)
1312#define SDR0_UARTX_UXDIV_DECODE(n) ((((((unsigned long)(n))>>0)-1)&0xFF)+1)
1313
1314#define SDR0_CPU440_EARV_MASK 0x30000000
1315#define SDR0_CPU440_EARV_EBC 0x10000000
1316#define SDR0_CPU440_EARV_PCI 0x20000000
1317#define SDR0_CPU440_EARV_ENCODE(n) ((((unsigned long)(n))&0x03)<<28)
1318#define SDR0_CPU440_EARV_DECODE(n) ((((unsigned long)(n))>>28)&0x03)
1319#define SDR0_CPU440_NTO1_MASK 0x00000002
1320#define SDR0_CPU440_NTO1_NTOP 0x00000000
1321#define SDR0_CPU440_NTO1_NTO1 0x00000002
1322#define SDR0_CPU440_NTO1_ENCODE(n) ((((unsigned long)(n))&0x01)<<1)
1323#define SDR0_CPU440_NTO1_DECODE(n) ((((unsigned long)(n))>>1)&0x01)
1324
1325#define SDR0_XCR_PAE_MASK 0x80000000
1326#define SDR0_XCR_PAE_DISABLE 0x00000000
1327#define SDR0_XCR_PAE_ENABLE 0x80000000
1328#define SDR0_XCR_PAE_ENCODE(n) ((((unsigned long)(n))&0x01)<<31)
1329#define SDR0_XCR_PAE_DECODE(n) ((((unsigned long)(n))>>31)&0x01)
1330#define SDR0_XCR_PHCE_MASK 0x40000000
1331#define SDR0_XCR_PHCE_DISABLE 0x00000000
1332#define SDR0_XCR_PHCE_ENABLE 0x40000000
1333#define SDR0_XCR_PHCE_ENCODE(n) ((((unsigned long)(n))&0x01)<<30)
1334#define SDR0_XCR_PHCE_DECODE(n) ((((unsigned long)(n))>>30)&0x01)
1335#define SDR0_XCR_PISE_MASK 0x20000000
1336#define SDR0_XCR_PISE_DISABLE 0x00000000
1337#define SDR0_XCR_PISE_ENABLE 0x20000000
1338#define SDR0_XCR_PISE_ENCODE(n) ((((unsigned long)(n))&0x01)<<29)
1339#define SDR0_XCR_PISE_DECODE(n) ((((unsigned long)(n))>>29)&0x01)
1340#define SDR0_XCR_PCWE_MASK 0x10000000
1341#define SDR0_XCR_PCWE_DISABLE 0x00000000
1342#define SDR0_XCR_PCWE_ENABLE 0x10000000
1343#define SDR0_XCR_PCWE_ENCODE(n) ((((unsigned long)(n))&0x01)<<28)
1344#define SDR0_XCR_PCWE_DECODE(n) ((((unsigned long)(n))>>28)&0x01)
1345#define SDR0_XCR_PPIM_MASK 0x0F000000
1346#define SDR0_XCR_PPIM_ENCODE(n) ((((unsigned long)(n))&0x0F)<<24)
1347#define SDR0_XCR_PPIM_DECODE(n) ((((unsigned long)(n))>>24)&0x0F)
1348#define SDR0_XCR_PR64E_MASK 0x00800000
1349#define SDR0_XCR_PR64E_DISABLE 0x00000000
1350#define SDR0_XCR_PR64E_ENABLE 0x00800000
1351#define SDR0_XCR_PR64E_ENCODE(n) ((((unsigned long)(n))&0x01)<<23)
1352#define SDR0_XCR_PR64E_DECODE(n) ((((unsigned long)(n))>>23)&0x01)
1353#define SDR0_XCR_PXFS_MASK 0x00600000
1354#define SDR0_XCR_PXFS_HIGH 0x00000000
1355#define SDR0_XCR_PXFS_MED 0x00200000
1356#define SDR0_XCR_PXFS_LOW 0x00400000
1357#define SDR0_XCR_PXFS_ENCODE(n) ((((unsigned long)(n))&0x03)<<21)
1358#define SDR0_XCR_PXFS_DECODE(n) ((((unsigned long)(n))>>21)&0x03)
1359#define SDR0_XCR_PDM_MASK 0x00000040
1360#define SDR0_XCR_PDM_MULTIPOINT 0x00000000
1361#define SDR0_XCR_PDM_P2P 0x00000040
1362#define SDR0_XCR_PDM_ENCODE(n) ((((unsigned long)(n))&0x01)<<19)
1363#define SDR0_XCR_PDM_DECODE(n) ((((unsigned long)(n))>>19)&0x01)
0e6d798c
WD
1364
1365#define SDR0_PFC0_UART1_DSR_CTS_EN_MASK 0x00030000
63153492
WD
1366#define SDR0_PFC0_GEIE_MASK 0x00003E00
1367#define SDR0_PFC0_GEIE_TRE 0x00003E00
1368#define SDR0_PFC0_GEIE_NOTRE 0x00000000
1369#define SDR0_PFC0_TRE_MASK 0x00000100
1370#define SDR0_PFC0_TRE_DISABLE 0x00000000
1371#define SDR0_PFC0_TRE_ENABLE 0x00000100
1372#define SDR0_PFC0_TRE_ENCODE(n) ((((unsigned long)(n))&0x01)<<8)
1373#define SDR0_PFC0_TRE_DECODE(n) ((((unsigned long)(n))>>8)&0x01)
1374
1375#define SDR0_PFC1_UART1_DSR_CTS_MASK 0x02000000
1376#define SDR0_PFC1_EPS_MASK 0x01C00000
1377#define SDR0_PFC1_EPS_GROUP0 0x00000000
1378#define SDR0_PFC1_EPS_GROUP1 0x00400000
1379#define SDR0_PFC1_EPS_GROUP2 0x00800000
1380#define SDR0_PFC1_EPS_GROUP3 0x00C00000
1381#define SDR0_PFC1_EPS_GROUP4 0x01000000
1382#define SDR0_PFC1_EPS_GROUP5 0x01400000
1383#define SDR0_PFC1_EPS_GROUP6 0x01800000
1384#define SDR0_PFC1_EPS_GROUP7 0x01C00000
1385#define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
1386#define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
1387#define SDR0_PFC1_RMII_MASK 0x00200000
1388#define SDR0_PFC1_RMII_100MBIT 0x00000000
1389#define SDR0_PFC1_RMII_10MBIT 0x00200000
1390#define SDR0_PFC1_RMII_ENCODE(n) ((((unsigned long)(n))&0x01)<<21)
1391#define SDR0_PFC1_RMII_DECODE(n) ((((unsigned long)(n))>>21)&0x01)
1392#define SDR0_PFC1_CTEMS_MASK 0x00100000
1393#define SDR0_PFC1_CTEMS_EMS 0x00000000
1394#define SDR0_PFC1_CTEMS_CPUTRACE 0x00100000
1395
1396#define SDR0_MFR_TAH0_MASK 0x80000000
1397#define SDR0_MFR_TAH0_ENABLE 0x00000000
1398#define SDR0_MFR_TAH0_DISABLE 0x80000000
1399#define SDR0_MFR_TAH1_MASK 0x40000000
1400#define SDR0_MFR_TAH1_ENABLE 0x00000000
1401#define SDR0_MFR_TAH1_DISABLE 0x40000000
1402#define SDR0_MFR_PCM_MASK 0x20000000
1403#define SDR0_MFR_PCM_PPC440GX 0x00000000
1404#define SDR0_MFR_PCM_PPC440GP 0x20000000
1405#define SDR0_MFR_ECS_MASK 0x10000000
1406#define SDR0_MFR_ECS_INTERNAL 0x10000000
1407
dbcc3571
NG
1408#define SDR0_MFR_ETH0_CLK_SEL 0x08000000 /* Ethernet0 Clock Select */
1409#define SDR0_MFR_ETH1_CLK_SEL 0x04000000 /* Ethernet1 Clock Select */
1410#define SDR0_MFR_ZMII_MODE_MASK 0x03000000 /* ZMII Mode Mask */
1411#define SDR0_MFR_ZMII_MODE_MII 0x00000000 /* ZMII Mode MII */
1412#define SDR0_MFR_ZMII_MODE_SMII 0x01000000 /* ZMII Mode SMII */
1413#define SDR0_MFR_ZMII_MODE_RMII_10M 0x02000000 /* ZMII Mode RMII - 10 Mbs */
1414#define SDR0_MFR_ZMII_MODE_RMII_100M 0x03000000 /* ZMII Mode RMII - 100 Mbs*/
1415#define SDR0_MFR_ZMII_MODE_BIT0 0x02000000 /* ZMII Mode Bit0 */
1416#define SDR0_MFR_ZMII_MODE_BIT1 0x01000000 /* ZMII Mode Bit1 */
1417#define SDR0_MFR_ERRATA3_EN0 0x00800000
1418#define SDR0_MFR_ERRATA3_EN1 0x00400000
887e2ec9 1419#if defined(CONFIG_440GX) /* test-only: only 440GX or 440SPE??? */
dbcc3571
NG
1420#define SDR0_MFR_PKT_REJ_MASK 0x00300000 /* Pkt Rej. Enable Mask */
1421#define SDR0_MFR_PKT_REJ_EN 0x00300000 /* Pkt Rej. Enable on both EMAC3
1422 0-1 */
1423#define SDR0_MFR_PKT_REJ_EN0 0x00200000 /* Pkt Rej. Enable on EMAC3(0) */
1424#define SDR0_MFR_PKT_REJ_EN1 0x00100000 /* Pkt Rej. Enable on EMAC3(1) */
1425#define SDR0_MFR_PKT_REJ_POL 0x00080000 /* Packet Reject Polarity */
887e2ec9
SR
1426#endif
1427
f80e61dc
NG
1428
1429#if defined(CONFIG_440EPX)
1430#define CPM0_ER 0x000000B0
1431#define CPM1_ER 0x000000F0
1432#define PLB4A0_ACR 0x00000081
1433#define PLB4A1_ACR 0x00000089
1434#define PLB3A0_ACR 0x00000077
1435#define OPB2PLB40_BCTRL 0x00000350
1436#define P4P3BO0_CFG 0x00000026
1437#define SPI0_MODE 0xEF600090 /* SPI Mode Regsgiter */
1438
1439#endif
1440
887e2ec9
SR
1441#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
1442#define SDR0_PFC1_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<22)
1443#define SDR0_PFC1_EPS_DECODE(n) ((((unsigned long)(n))>>22)&0x07)
1444#define SDR0_PFC2_EPS_ENCODE(n) ((((unsigned long)(n))&0x07)<<29)
1445#define SDR0_PFC2_EPS_DECODE(n) ((((unsigned long)(n))>>29)&0x07)
1446#endif
1447
1448#define SDR0_MFR_ECS_MASK 0x10000000
1449#define SDR0_MFR_ECS_INTERNAL 0x10000000
1450
1451#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
dbcc3571
NG
1452#define SDR0_SRST0 0x200
1453#define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
1454#define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
1455#define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
1456#define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
1457#define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/
1458 transmitter 0 */
1459#define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/
1460 transmitter 1 */
1461#define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
1462#define SDR0_SRST0_USB2H 0x01000000 /* USB2.0 Host */
1463#define SDR0_SRST0_GPIO 0x00800000 /* General purpose I/O */
1464#define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
1465#define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
1466#define SDR0_SRST0_PCI 0x00100000 /* PCI */
1467#define SDR0_SRST0_EMAC0 0x00080000 /* Ethernet media access controller 0 */
1468#define SDR0_SRST0_EMAC1 0x00040000 /* Ethernet media access controller 1 */
1469#define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
1470#define SDR0_SRST0_ZMII 0x00010000 /* ZMII bridge */
1471#define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0 */
1472#define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1 */
1473#define SDR0_SRST0_IIC1 0x00002000 /* Inter integrated circuit 1 */
1474#define SDR0_SRST0_SCP 0x00001000 /* Serial communications port */
1475#define SDR0_SRST0_BGI 0x00000800 /* OPB to PLB bridge */
1476#define SDR0_SRST0_DMA 0x00000400 /* Direct memory access controller */
1477#define SDR0_SRST0_DMAC 0x00000200 /* DMA channel */
1478#define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
1479#define SDR0_SRST0_USB2D 0x00000080 /* USB2.0 device */
1480#define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
1481#define SDR0_SRST0_P4P3 0x00000010 /* PLB4 to PLB3 bridge */
1482#define SDR0_SRST0_P3P4 0x00000008 /* PLB3 to PLB4 bridge */
1483#define SDR0_SRST0_PLB3 0x00000004 /* PLB3 arbiter */
1484#define SDR0_SRST0_UART2 0x00000002 /* Universal asynchronous receiver/
1485 transmitter 2 */
1486#define SDR0_SRST0_UART3 0x00000001 /* Universal asynchronous receiver/
1487 transmitter 3 */
1488
1489#define SDR0_SRST1 0x201
1490#define SDR0_SRST1_NDFC 0x80000000 /* Nand flash controller */
1491#define SDR0_SRST1_OPBA1 0x40000000 /* OPB Arbiter attached to PLB4 */
1492#define SDR0_SRST1_P4OPB0 0x20000000 /* PLB4 to OPB Bridge0 */
887e2ec9 1493#define SDR0_SRST1_PLB42OPB0 SDR0_SRST1_P4OPB0
dbcc3571
NG
1494#define SDR0_SRST1_DMA4 0x10000000 /* DMA to PLB4 */
1495#define SDR0_SRST1_DMA4CH 0x08000000 /* DMA Channel to PLB4 */
1496#define SDR0_SRST1_OPBA2 0x04000000 /* OPB Arbiter attached to PLB4
1497 USB 2.0 Host */
1498#define SDR0_SRST1_OPB2PLB40 0x02000000 /* OPB to PLB4 Bridge attached to
1499 USB 2.0 Host */
1500#define SDR0_SRST1_PLB42OPB1 0x01000000 /* PLB4 to OPB Bridge attached to
1501 USB 2.0 Host */
1502#define SDR0_SRST1_CPM1 0x00800000 /* Clock and Power management 1 */
1503#define SDR0_SRST1_UIC2 0x00400000 /* Universal Interrupt Controller 2*/
1504#define SDR0_SRST1_CRYP0 0x00200000 /* Security Engine */
1505#define SDR0_SRST1_USB20PHY 0x00100000 /* USB 2.0 Phy */
1506#define SDR0_SRST1_USB2HUTMI 0x00080000 /* USB 2.0 Host UTMI Interface */
1507#define SDR0_SRST1_USB2HPHY 0x00040000 /* USB 2.0 Host Phy Interface */
1508#define SDR0_SRST1_SRAM0 0x00020000 /* Internal SRAM Controller */
1509#define SDR0_SRST1_RGMII0 0x00010000 /* RGMII Bridge */
1510#define SDR0_SRST1_ETHPLL 0x00008000 /* Ethernet PLL */
1511#define SDR0_SRST1_FPU 0x00004000 /* Floating Point Unit */
1512#define SDR0_SRST1_KASU0 0x00002000 /* Kasumi Engine */
887e2ec9 1513
f80e61dc
NG
1514#define SDR0_EMAC0RXST 0x00004301 /* */
1515#define SDR0_EMAC0TXST 0x00004302 /* */
1516#define SDR0_CRYP0 0x00004500
1517#define SDR0_EBC0 0x00000100
1518#define SDR0_SDSTP2 0x00004001
1519#define SDR0_SDSTP3 0x00004001
43c60992
SR
1520#elif defined(CONFIG_460EX) || defined(CONFIG_460GT)
1521
d1c3b275 1522#define SDR0_SRST0 SDR0_SRST /* for compatability reasons */
43c60992
SR
1523#define SDR0_SRST0_BGO 0x80000000 /* PLB to OPB bridge */
1524#define SDR0_SRST0_PLB4 0x40000000 /* PLB4 arbiter */
1525#define SDR0_SRST0_EBC 0x20000000 /* External bus controller */
1526#define SDR0_SRST0_OPB 0x10000000 /* OPB arbiter */
dbcc3571
NG
1527#define SDR0_SRST0_UART0 0x08000000 /* Universal asynchronous receiver/
1528 transmitter 0 */
1529#define SDR0_SRST0_UART1 0x04000000 /* Universal asynchronous receiver/
1530 transmitter 1 */
43c60992
SR
1531#define SDR0_SRST0_IIC0 0x02000000 /* Inter integrated circuit 0 */
1532#define SDR0_SRST0_IIC1 0x01000000 /* Inter integrated circuit 1 */
1533#define SDR0_SRST0_GPIO0 0x00800000 /* General purpose I/O 0 */
1534#define SDR0_SRST0_GPT 0x00400000 /* General purpose timer */
1535#define SDR0_SRST0_DMC 0x00200000 /* DDR SDRAM memory controller */
1536#define SDR0_SRST0_PCI 0x00100000 /* PCI */
1537#define SDR0_SRST0_CPM0 0x00020000 /* Clock and power management */
1538#define SDR0_SRST0_IMU 0x00010000 /* I2O DMA */
1539#define SDR0_SRST0_UIC0 0x00008000 /* Universal interrupt controller 0*/
1540#define SDR0_SRST0_UIC1 0x00004000 /* Universal interrupt controller 1*/
1541#define SDR0_SRST0_SRAM 0x00002000 /* Universal interrupt controller 0*/
1542#define SDR0_SRST0_UIC2 0x00001000 /* Universal interrupt controller 2*/
1543#define SDR0_SRST0_UIC3 0x00000800 /* Universal interrupt controller 3*/
1544#define SDR0_SRST0_OCM 0x00000400 /* Universal interrupt controller 0*/
dbcc3571
NG
1545#define SDR0_SRST0_UART2 0x00000200 /* Universal asynchronous receiver/
1546 transmitter 2 */
43c60992
SR
1547#define SDR0_SRST0_MAL 0x00000100 /* Media access layer */
1548#define SDR0_SRST0_GPTR 0x00000040 /* General purpose timer */
1549#define SDR0_SRST0_L2CACHE 0x00000004 /* L2 Cache */
dbcc3571
NG
1550#define SDR0_SRST0_UART3 0x00000002 /* Universal asynchronous receiver/
1551 transmitter 3 */
43c60992
SR
1552#define SDR0_SRST0_GPIO1 0x00000001 /* General purpose I/O 1 */
1553
1554#define SDR0_SRST1 0x201
1555#define SDR0_SRST1_RLL 0x80000000 /* SRIO RLL */
1556#define SDR0_SRST1_SCP 0x40000000 /* Serial communications port */
1557#define SDR0_SRST1_PLBARB 0x20000000 /* PLB Arbiter */
1558#define SDR0_SRST1_EIPPKP 0x10000000 /* EIPPPKP */
1559#define SDR0_SRST1_EIP94 0x08000000 /* EIP 94 */
dbcc3571
NG
1560#define SDR0_SRST1_EMAC0 0x04000000 /* Ethernet media access
1561 controller 0 */
1562#define SDR0_SRST1_EMAC1 0x02000000 /* Ethernet media access
1563 controller 1 */
1564#define SDR0_SRST1_EMAC2 0x01000000 /* Ethernet media access
1565 controller 2 */
1566#define SDR0_SRST1_EMAC3 0x00800000 /* Ethernet media access
1567 controller 3 */
43c60992
SR
1568#define SDR0_SRST1_ZMII 0x00400000 /* Ethernet ZMII/RMII/SMII */
1569#define SDR0_SRST1_RGMII0 0x00200000 /* Ethernet RGMII/RTBI 0 */
1570#define SDR0_SRST1_RGMII1 0x00100000 /* Ethernet RGMII/RTBI 1 */
1571#define SDR0_SRST1_DMA4 0x00080000 /* DMA to PLB4 */
1572#define SDR0_SRST1_DMA4CH 0x00040000 /* DMA Channel to PLB4 */
1573#define SDR0_SRST1_SATAPHY 0x00020000 /* Serial ATA PHY */
dbcc3571
NG
1574#define SDR0_SRST1_SRIODEV 0x00010000 /* Serial Rapid IO core, PCS, and
1575 serdes */
43c60992
SR
1576#define SDR0_SRST1_SRIOPCS 0x00008000 /* Serial Rapid IO core and PCS */
1577#define SDR0_SRST1_NDFC 0x00004000 /* Nand flash controller */
1578#define SDR0_SRST1_SRIOPLB 0x00002000 /* Serial Rapid IO PLB */
1579#define SDR0_SRST1_ETHPLL 0x00001000 /* Ethernet PLL */
1580#define SDR0_SRST1_TAHOE1 0x00000800 /* Ethernet Tahoe 1 */
1581#define SDR0_SRST1_TAHOE0 0x00000400 /* Ethernet Tahoe 0 */
1582#define SDR0_SRST1_SGMII0 0x00000200 /* Ethernet SGMII 0 */
1583#define SDR0_SRST1_SGMII1 0x00000100 /* Ethernet SGMII 1 */
1584#define SDR0_SRST1_SGMII2 0x00000080 /* Ethernet SGMII 2 */
1585#define SDR0_SRST1_AHB 0x00000040 /* PLB4XAHB bridge */
1586#define SDR0_SRST1_USBOTGPHY 0x00000020 /* USB 2.0 OTG PHY */
1587#define SDR0_SRST1_USBOTG 0x00000010 /* USB 2.0 OTG controller */
1588#define SDR0_SRST1_USBHOST 0x00000008 /* USB 2.0 Host controller */
1589#define SDR0_SRST1_AHBDMAC 0x00000004 /* AHB DMA controller */
1590#define SDR0_SRST1_AHBICM 0x00000002 /* AHB inter-connect matrix */
1591#define SDR0_SRST1_SATA 0x00000001 /* Serial ATA controller */
1592
887e2ec9 1593#else
c157d8e2 1594
63153492
WD
1595#define SDR0_SRST_BGO 0x80000000
1596#define SDR0_SRST_PLB 0x40000000
1597#define SDR0_SRST_EBC 0x20000000
1598#define SDR0_SRST_OPB 0x10000000
1599#define SDR0_SRST_UART0 0x08000000
1600#define SDR0_SRST_UART1 0x04000000
1601#define SDR0_SRST_IIC0 0x02000000
1602#define SDR0_SRST_IIC1 0x01000000
1603#define SDR0_SRST_GPIO 0x00800000
1604#define SDR0_SRST_GPT 0x00400000
1605#define SDR0_SRST_DMC 0x00200000
1606#define SDR0_SRST_PCI 0x00100000
1607#define SDR0_SRST_EMAC0 0x00080000
1608#define SDR0_SRST_EMAC1 0x00040000
1609#define SDR0_SRST_CPM 0x00020000
1610#define SDR0_SRST_IMU 0x00010000
1611#define SDR0_SRST_UIC01 0x00008000
1612#define SDR0_SRST_UICB2 0x00004000
1613#define SDR0_SRST_SRAM 0x00002000
1614#define SDR0_SRST_EBM 0x00001000
1615#define SDR0_SRST_BGI 0x00000800
1616#define SDR0_SRST_DMA 0x00000400
1617#define SDR0_SRST_DMAC 0x00000200
1618#define SDR0_SRST_MAL 0x00000100
1619#define SDR0_SRST_ZMII 0x00000080
1620#define SDR0_SRST_GPTR 0x00000040
1621#define SDR0_SRST_PPM 0x00000020
1622#define SDR0_SRST_EMAC2 0x00000010
1623#define SDR0_SRST_EMAC3 0x00000008
1624#define SDR0_SRST_RGMII 0x00000001
0e6d798c 1625
887e2ec9
SR
1626#endif
1627
c00b5f85
WD
1628/*-----------------------------------------------------------------------------+
1629| Clocking
1630+-----------------------------------------------------------------------------*/
96e5fc0e
FK
1631#if defined(CONFIG_460EX) || defined(CONFIG_460GT) || \
1632 defined(CONFIG_460SX)
43c60992
SR
1633#define PLLSYS0_FWD_DIV_A_MASK 0x000000f0 /* Fwd Div A */
1634#define PLLSYS0_FWD_DIV_B_MASK 0x0000000f /* Fwd Div B */
1635#define PLLSYS0_FB_DIV_MASK 0x0000ff00 /* Feedback divisor */
1636#define PLLSYS0_OPB_DIV_MASK 0x0c000000 /* OPB Divisor */
1637#define PLLSYS0_PLBEDV0_DIV_MASK 0xe0000000 /* PLB Early Clock Divisor */
1638#define PLLSYS0_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
1639#define PLLSYS0_SEL_MASK 0x18000000 /* 0 = PLL, 1 = PerClk */
1640#elif !defined (CONFIG_440GX) && \
887e2ec9
SR
1641 !defined(CONFIG_440EP) && !defined(CONFIG_440GR) && \
1642 !defined(CONFIG_440EPX) && !defined(CONFIG_440GRX) && \
1643 !defined(CONFIG_440SP) && !defined(CONFIG_440SPE)
ba56f625
WD
1644#define PLLSYS0_TUNE_MASK 0xffc00000 /* PLL TUNE bits */
1645#define PLLSYS0_FB_DIV_MASK 0x003c0000 /* Feedback divisor */
1646#define PLLSYS0_FWD_DIV_A_MASK 0x00038000 /* Forward divisor A */
1647#define PLLSYS0_FWD_DIV_B_MASK 0x00007000 /* Forward divisor B */
1648#define PLLSYS0_OPB_DIV_MASK 0x00000c00 /* OPB divisor */
1649#define PLLSYS0_EPB_DIV_MASK 0x00000300 /* EPB divisor */
1650#define PLLSYS0_EXTSL_MASK 0x00000080 /* PerClk feedback path */
1651#define PLLSYS0_RW_MASK 0x00000060 /* ROM width */
1652#define PLLSYS0_RL_MASK 0x00000010 /* ROM location */
1653#define PLLSYS0_ZMII_SEL_MASK 0x0000000c /* ZMII selection */
1654#define PLLSYS0_BYPASS_MASK 0x00000002 /* Bypass PLL */
1655#define PLLSYS0_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
1656
1657#define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
1658#define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
1659#define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
1660#define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
846b0dd2 1661#else /* !CONFIG_440GX or CONFIG_440EP or CONFIG_440GR */
ba56f625
WD
1662#define PLLSYS0_ENG_MASK 0x80000000 /* 0 = SysClk, 1 = PLL VCO */
1663#define PLLSYS0_SRC_MASK 0x40000000 /* 0 = PLL A, 1 = PLL B */
dbcc3571 1664#define PLLSYS0_SEL_MASK 0x38000000 /* 0 = PLL, 1 = CPU, 5 = PerClk */
ba56f625
WD
1665#define PLLSYS0_TUNE_MASK 0x07fe0000 /* PLL Tune bits */
1666#define PLLSYS0_FB_DIV_MASK 0x0001f000 /* Feedback divisor */
1667#define PLLSYS0_FWD_DIV_A_MASK 0x00000f00 /* Fwd Div A */
1668#define PLLSYS0_FWD_DIV_B_MASK 0x000000e0 /* Fwd Div B */
1669#define PLLSYS0_PRI_DIV_B_MASK 0x0000001c /* PLL Primary Divisor B */
1670#define PLLSYS0_OPB_DIV_MASK 0x00000003 /* OPB Divisor */
1671
dbcc3571 1672#define PLLC_ENG_MASK 0x20000000 /* PLL primary forward divisor source */
c157d8e2
SR
1673#define PLLC_SRC_MASK 0x20000000 /* PLL feedback source */
1674#define PLLD_FBDV_MASK 0x1f000000 /* PLL Feedback Divisor */
1675#define PLLD_FWDVA_MASK 0x000f0000 /* PLL Forward Divisor A */
1676#define PLLD_FWDVB_MASK 0x00000700 /* PLL Forward Divisor B */
1677#define PLLD_LFBDV_MASK 0x0000003f /* PLL Local Feedback Divisor */
1678
1679#define OPBDDV_MASK 0x03000000 /* OPB Clock Divisor Register */
1680#define PERDV_MASK 0x07000000 /* Periferal Clock Divisor */
1681#define PRADV_MASK 0x07000000 /* Primary Divisor A */
1682#define PRBDV_MASK 0x07000000 /* Primary Divisor B */
1683#define SPCID_MASK 0x03000000 /* Sync PCI Divisor */
1684
ba56f625
WD
1685#define PLL_VCO_FREQ_MIN 500 /* Min VCO freq (MHz) */
1686#define PLL_VCO_FREQ_MAX 1000 /* Max VCO freq (MHz) */
1687#define PLL_CPU_FREQ_MAX 400 /* Max CPU freq (MHz) */
1688#define PLL_PLB_FREQ_MAX 133 /* Max PLB freq (MHz) */
1689
1690/* Strap 1 Register */
1691#define PLLSYS1_LF_DIV_MASK 0xfc000000 /* PLL Local Feedback Divisor */
1692#define PLLSYS1_PERCLK_DIV_MASK 0x03000000 /* Peripheral Clk Divisor */
1693#define PLLSYS1_MAL_DIV_MASK 0x00c00000 /* MAL Clk Divisor */
1694#define PLLSYS1_RW_MASK 0x00300000 /* ROM width */
1695#define PLLSYS1_EAR_MASK 0x00080000 /* ERAP Addres reset vector */
1696#define PLLSYS1_PAE_MASK 0x00040000 /* PCI arbitor enable */
1697#define PLLSYS1_PCHE_MASK 0x00020000 /* PCI host config enable */
1698#define PLLSYS1_PISE_MASK 0x00010000 /* PCI init seq. enable */
1699#define PLLSYS1_PCWE_MASK 0x00008000 /* PCI local cpu wait enable */
1700#define PLLSYS1_PPIM_MASK 0x00007800 /* PCI inbound map */
1701#define PLLSYS1_PR64E_MASK 0x00000400 /* PCI init Req64 enable */
1702#define PLLSYS1_PXFS_MASK 0x00000300 /* PCI-X Freq Sel */
1703#define PLLSYS1_RSVD_MASK 0x00000080 /* RSVD */
1704#define PLLSYS1_PDM_MASK 0x00000040 /* PCI-X Driver Mode */
1705#define PLLSYS1_EPS_MASK 0x00000038 /* Ethernet Pin Select */
1706#define PLLSYS1_RMII_MASK 0x00000004 /* RMII Mode */
1707#define PLLSYS1_TRE_MASK 0x00000002 /* GPIO Trace Enable */
1708#define PLLSYS1_NTO1_MASK 0x00000001 /* CPU:PLB N-to-1 ratio */
846b0dd2 1709#endif /* CONFIG_440GX */
c00b5f85 1710
5e47f953
SR
1711#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
1712 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
26173fc6
SR
1713#define CPR0_ICFG_RLI_MASK 0x80000000
1714#define CPR0_SPCID_SPCIDV0_MASK 0x03000000
5e47f953
SR
1715#define CPR0_SPCID_SPCIDV0_DIV1 0x01000000
1716#define CPR0_SPCID_SPCIDV0_DIV2 0x02000000
1717#define CPR0_SPCID_SPCIDV0_DIV3 0x03000000
1718#define CPR0_SPCID_SPCIDV0_DIV4 0x00000000
26173fc6 1719#define CPR0_PERD_PERDV0_MASK 0x07000000
887e2ec9 1720#endif
887e2ec9 1721
c00b5f85
WD
1722/*-----------------------------------------------------------------------------
1723| PCI Internal Registers et. al. (accessed via plb)
1724+----------------------------------------------------------------------------*/
f80e61dc
NG
1725#define PCIL0_CFGADR (CONFIG_SYS_PCI_BASE + 0x0ec00000)
1726#define PCIL0_CFGDATA (CONFIG_SYS_PCI_BASE + 0x0ec00004)
1727#define PCIL0_CFGBASE (CONFIG_SYS_PCI_BASE + 0x0ec80000)
1728#define PCIL0_IOBASE (CONFIG_SYS_PCI_BASE + 0x08000000)
0e6d798c 1729
887e2ec9
SR
1730#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
1731 defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
c157d8e2
SR
1732
1733/* PCI Local Configuration Registers
1734 --------------------------------- */
dbcc3571
NG
1735#define PCI_MMIO_LCR_BASE (CONFIG_SYS_PCI_BASE + 0x0f400000) /* Real =>
1736 0x0EF400000 */
c157d8e2
SR
1737
1738/* PCI Master Local Configuration Registers */
dbcc3571
NG
1739#define PCIL0_PMM0LA (PCI_MMIO_LCR_BASE + 0x00) /* PMM0 Local Address */
1740#define PCIL0_PMM0MA (PCI_MMIO_LCR_BASE + 0x04) /* PMM0 Mask/Attribute */
1741#define PCIL0_PMM0PCILA (PCI_MMIO_LCR_BASE + 0x08) /* PMM0 PCI Low Address */
1742#define PCIL0_PMM0PCIHA (PCI_MMIO_LCR_BASE + 0x0C) /* PMM0 PCI High Address */
1743#define PCIL0_PMM1LA (PCI_MMIO_LCR_BASE + 0x10) /* PMM1 Local Address */
1744#define PCIL0_PMM1MA (PCI_MMIO_LCR_BASE + 0x14) /* PMM1 Mask/Attribute */
1745#define PCIL0_PMM1PCILA (PCI_MMIO_LCR_BASE + 0x18) /* PMM1 PCI Low Address */
1746#define PCIL0_PMM1PCIHA (PCI_MMIO_LCR_BASE + 0x1C) /* PMM1 PCI High Address */
1747#define PCIL0_PMM2LA (PCI_MMIO_LCR_BASE + 0x20) /* PMM2 Local Address */
1748#define PCIL0_PMM2MA (PCI_MMIO_LCR_BASE + 0x24) /* PMM2 Mask/Attribute */
1749#define PCIL0_PMM2PCILA (PCI_MMIO_LCR_BASE + 0x28) /* PMM2 PCI Low Address */
1750#define PCIL0_PMM2PCIHA (PCI_MMIO_LCR_BASE + 0x2C) /* PMM2 PCI High Address */
c157d8e2
SR
1751
1752/* PCI Target Local Configuration Registers */
dbcc3571
NG
1753#define PCIL0_PTM1MS (PCI_MMIO_LCR_BASE + 0x30) /* PTM1 Memory Size/
1754 Attribute */
1755#define PCIL0_PTM1LA (PCI_MMIO_LCR_BASE + 0x34) /* PTM1 Local Addr. Reg */
1756#define PCIL0_PTM2MS (PCI_MMIO_LCR_BASE + 0x38) /* PTM2 Memory Size/
1757 Attribute */
1758#define PCIL0_PTM2LA (PCI_MMIO_LCR_BASE + 0x3C) /* PTM2 Local Addr. Reg */
c157d8e2
SR
1759
1760#else
1761
f80e61dc
NG
1762#define PCIL0_VENDID (PCIL0_CFGBASE + PCI_VENDOR_ID )
1763#define PCIL0_DEVID (PCIL0_CFGBASE + PCI_DEVICE_ID )
1764#define PCIL0_CMD (PCIL0_CFGBASE + PCI_COMMAND )
1765#define PCIL0_STATUS (PCIL0_CFGBASE + PCI_STATUS )
1766#define PCIL0_REVID (PCIL0_CFGBASE + PCI_REVISION_ID )
1767#define PCIL0_CLS (PCIL0_CFGBASE + PCI_CLASS_CODE)
1768#define PCIL0_CACHELS (PCIL0_CFGBASE + PCI_CACHE_LINE_SIZE )
1769#define PCIL0_LATTIM (PCIL0_CFGBASE + PCI_LATENCY_TIMER )
1770#define PCIL0_HDTYPE (PCIL0_CFGBASE + PCI_HEADER_TYPE )
1771#define PCIL0_BIST (PCIL0_CFGBASE + PCI_BIST )
1772#define PCIL0_BAR0 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_0 )
1773#define PCIL0_BAR1 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_1 )
1774#define PCIL0_BAR2 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_2 )
1775#define PCIL0_BAR3 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_3 )
1776#define PCIL0_BAR4 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_4 )
1777#define PCIL0_BAR5 (PCIL0_CFGBASE + PCI_BASE_ADDRESS_5 )
1778#define PCIL0_CISPTR (PCIL0_CFGBASE + PCI_CARDBUS_CIS )
1779#define PCIL0_SBSYSVID (PCIL0_CFGBASE + PCI_SUBSYSTEM_VENDOR_ID )
1780#define PCIL0_SBSYSID (PCIL0_CFGBASE + PCI_SUBSYSTEM_ID )
1781#define PCIL0_EROMBA (PCIL0_CFGBASE + PCI_ROM_ADDRESS )
1782#define PCIL0_CAP (PCIL0_CFGBASE + PCI_CAPABILITY_LIST )
1783#define PCIL0_RES0 (PCIL0_CFGBASE + 0x0035 )
1784#define PCIL0_RES1 (PCIL0_CFGBASE + 0x0036 )
1785#define PCIL0_RES2 (PCIL0_CFGBASE + 0x0038 )
1786#define PCIL0_INTLN (PCIL0_CFGBASE + PCI_INTERRUPT_LINE )
1787#define PCIL0_INTPN (PCIL0_CFGBASE + PCI_INTERRUPT_PIN )
dbcc3571
NG
1788#define SDR0_EMACxTXST_FUR 0x02000000 /* TX FIFO underrun */
1789#define SDR0_EMACxTXST_BC 0x01000000 /* broadcase address */
1790#define SDR0_EMACxTXST_MC 0x00800000 /* multicast address */
1791#define SDR0_EMACxTXST_UC 0x00400000 /* unicast address */
1792#define SDR0_EMACxTXST_FP 0x00200000 /* frame paused by control packet */
1793#define SDR0_EMACxTXST_BFCS 0x00100000 /* bad FCS in the transmitted frame*/
1794#define SDR0_EMACxTXST_CPF 0x00080000 /* TX control pause frame */
1795#define SDR0_EMACxTXST_CF 0x00040000 /* TX control frame */
1796#define SDR0_EMACxTXST_MSIZ 0x00020000 /* 1024-maxsize bytes transmitted */
1797#define SDR0_EMACxTXST_1023 0x00010000 /* 512-1023 bytes transmitted */
1798#define SDR0_EMACxTXST_511 0x00008000 /* 256-511 bytes transmitted */
1799#define SDR0_EMACxTXST_255 0x00004000 /* 128-255 bytes transmitted */
1800#define SDR0_EMACxTXST_127 0x00002000 /* 65-127 bytes transmitted */
1801#define SDR0_EMACxTXST_64 0x00001000 /* 64 bytes transmitted */
1802#define SDR0_EMACxTXST_SQE 0x00000800 /* SQE indication */
1803#define SDR0_EMACxTXST_LOC 0x00000400 /* loss of carrier sense */
1804#define SDR0_EMACxTXST_IERR 0x00000080 /* EMAC internal error */
1805#define SDR0_EMACxTXST_EDF 0x00000040 /* excessive deferral */
1806#define SDR0_EMACxTXST_ECOL 0x00000020 /* excessive collisions */
1807#define SDR0_EMACxTXST_LCOL 0x00000010 /* late collision */
1808#define SDR0_EMACxTXST_DFFR 0x00000008 /* deferred frame */
1809#define SDR0_EMACxTXST_MCOL 0x00000004 /* multiple collision frame */
1810#define SDR0_EMACxTXST_SCOL 0x00000002 /* single collision frame */
1811#define SDR0_EMACxTXST_TXOK 0x00000001 /* transmit OK */
1812
f80e61dc
NG
1813#define PCIL0_MINGNT (PCIL0_CFGBASE + PCI_MIN_GNT )
1814#define PCIL0_MAXLTNCY (PCIL0_CFGBASE + PCI_MAX_LAT )
1815
1816#define PCIL0_BRDGOPT1 (PCIL0_CFGBASE + 0x0040)
1817#define PCIL0_BRDGOPT2 (PCIL0_CFGBASE + 0x0044)
1818
1819#define PCIL0_POM0LAL (PCIL0_CFGBASE + 0x0068)
1820#define PCIL0_POM0LAH (PCIL0_CFGBASE + 0x006c)
1821#define PCIL0_POM0SA (PCIL0_CFGBASE + 0x0070)
1822#define PCIL0_POM0PCIAL (PCIL0_CFGBASE + 0x0074)
1823#define PCIL0_POM0PCIAH (PCIL0_CFGBASE + 0x0078)
1824#define PCIL0_POM1LAL (PCIL0_CFGBASE + 0x007c)
1825#define PCIL0_POM1LAH (PCIL0_CFGBASE + 0x0080)
1826#define PCIL0_POM1SA (PCIL0_CFGBASE + 0x0084)
1827#define PCIL0_POM1PCIAL (PCIL0_CFGBASE + 0x0088)
1828#define PCIL0_POM1PCIAH (PCIL0_CFGBASE + 0x008c)
1829#define PCIL0_POM2SA (PCIL0_CFGBASE + 0x0090)
1830
1831#define PCIL0_PIM0SA (PCIL0_CFGBASE + 0x0098)
1832#define PCIL0_PIM0LAL (PCIL0_CFGBASE + 0x009c)
1833#define PCIL0_PIM0LAH (PCIL0_CFGBASE + 0x00a0)
1834#define PCIL0_PIM1SA (PCIL0_CFGBASE + 0x00a4)
1835#define PCIL0_PIM1LAL (PCIL0_CFGBASE + 0x00a8)
1836#define PCIL0_PIM1LAH (PCIL0_CFGBASE + 0x00ac)
1837#define PCIL0_PIM2SA (PCIL0_CFGBASE + 0x00b0)
1838#define PCIL0_PIM2LAL (PCIL0_CFGBASE + 0x00b4)
1839#define PCIL0_PIM2LAH (PCIL0_CFGBASE + 0x00b8)
1840
1841#define PCIL0_STS (PCIL0_CFGBASE + 0x00e0)
c00b5f85 1842
846b0dd2 1843#endif /* !defined(CONFIG_440EP) !defined(CONFIG_440GR) */
c157d8e2 1844
887e2ec9
SR
1845#if defined(CONFIG_440EPX) || defined(CONFIG_440GRX)
1846
1847/* USB2.0 Device */
6d0f6bcf 1848#define USB2D0_BASE CONFIG_SYS_USB2D0_BASE
887e2ec9
SR
1849
1850#define USB2D0_INTRIN (USB2D0_BASE + 0x00000000)
1851
dbcc3571
NG
1852#define USB2D0_INTRIN (USB2D0_BASE + 0x00000000) /* Interrupt register for
1853 Endpoint 0 plus IN Endpoints 1 to 3 */
1854#define USB2D0_POWER (USB2D0_BASE + 0x00000000) /* Power management
1855 register */
1856#define USB2D0_FADDR (USB2D0_BASE + 0x00000000) /* Function address
1857 register */
1858#define USB2D0_INTRINE (USB2D0_BASE + 0x00000000) /* Interrupt enable
1859 register for USB2D0_INTRIN */
1860#define USB2D0_INTROUT (USB2D0_BASE + 0x00000000) /* Interrupt register for
1861 OUT Endpoints 1 to 3 */
1862#define USB2D0_INTRUSBE (USB2D0_BASE + 0x00000000) /* Interrupt enable
1863 register for USB2D0_INTRUSB */
1864#define USB2D0_INTRUSB (USB2D0_BASE + 0x00000000) /* Interrupt register for
1865 common USB interrupts */
1866#define USB2D0_INTROUTE (USB2D0_BASE + 0x00000000) /* Interrupt enable
1867 register for IntrOut */
1868#define USB2D0_TSTMODE (USB2D0_BASE + 0x00000000) /* Enables the USB 2.0
1869 test modes */
1870#define USB2D0_INDEX (USB2D0_BASE + 0x00000000) /* Index register for
1871 selecting the Endpoint status/control registers */
887e2ec9 1872#define USB2D0_FRAME (USB2D0_BASE + 0x00000000) /* Frame number */
dbcc3571
NG
1873#define USB2D0_INCSR0 (USB2D0_BASE + 0x00000000) /* Control Status
1874 register for Endpoint 0. (Index register set to select Endpoint 0) */
1875#define USB2D0_INCSR (USB2D0_BASE + 0x00000000) /* Control Status
1876 register for IN Endpoint. (Index register set to select Endpoints 13) */
1877#define USB2D0_INMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet
1878 size for IN Endpoint. (Index register set to select Endpoints 13) */
1879#define USB2D0_OUTCSR (USB2D0_BASE + 0x00000000) /* Control Status
1880 register for OUT Endpoint. (Index register set to select Endpoints 13) */
1881#define USB2D0_OUTMAXP (USB2D0_BASE + 0x00000000) /* Maximum packet
1882 size for OUT Endpoint. (Index register set to select Endpoints 13) */
1883#define USB2D0_OUTCOUNT0 (USB2D0_BASE + 0x00000000) /* Number of received
1884 bytes in Endpoint 0 FIFO. (Index register set to select Endpoint 0) */
1885#define USB2D0_OUTCOUNT (USB2D0_BASE + 0x00000000) /* Number of bytes in
1886 OUT Endpoint FIFO. (Index register set to select Endpoints 13) */
887e2ec9
SR
1887#endif
1888
c157d8e2
SR
1889/******************************************************************************
1890 * GPIO macro register defines
1891 ******************************************************************************/
ba58e4c9 1892#if defined(CONFIG_440GP) || defined(CONFIG_440GX) || \
96e5fc0e
FK
1893 defined(CONFIG_440SP) || defined(CONFIG_440SPE) || \
1894 defined(CONFIG_460SX)
dbcc3571 1895#define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE+0x00000700)
5568e613 1896
dbcc3571
NG
1897#define GPIO0_OR (GPIO0_BASE+0x0)
1898#define GPIO0_TCR (GPIO0_BASE+0x4)
1899#define GPIO0_ODR (GPIO0_BASE+0x18)
1900#define GPIO0_IR (GPIO0_BASE+0x1C)
5568e613
SR
1901#endif /* CONFIG_440GP */
1902
887e2ec9 1903#if defined(CONFIG_440EP) || defined(CONFIG_440GR) || \
43c60992
SR
1904 defined(CONFIG_440EPX) || defined(CONFIG_440GRX) || \
1905 defined(CONFIG_460EX) || defined(CONFIG_460GT)
dbcc3571
NG
1906#define GPIO0_BASE (CONFIG_SYS_PERIPHERAL_BASE+0x00000B00)
1907#define GPIO1_BASE (CONFIG_SYS_PERIPHERAL_BASE+0x00000C00)
1908
1909#define GPIO0_OR (GPIO0_BASE+0x0)
1910#define GPIO0_TCR (GPIO0_BASE+0x4)
1911#define GPIO0_OSRL (GPIO0_BASE+0x8)
1912#define GPIO0_OSRH (GPIO0_BASE+0xC)
1913#define GPIO0_TSRL (GPIO0_BASE+0x10)
1914#define GPIO0_TSRH (GPIO0_BASE+0x14)
1915#define GPIO0_ODR (GPIO0_BASE+0x18)
1916#define GPIO0_IR (GPIO0_BASE+0x1C)
1917#define GPIO0_RR1 (GPIO0_BASE+0x20)
1918#define GPIO0_RR2 (GPIO0_BASE+0x24)
1919#define GPIO0_RR3 (GPIO0_BASE+0x28)
1920#define GPIO0_ISR1L (GPIO0_BASE+0x30)
1921#define GPIO0_ISR1H (GPIO0_BASE+0x34)
1922#define GPIO0_ISR2L (GPIO0_BASE+0x38)
1923#define GPIO0_ISR2H (GPIO0_BASE+0x3C)
1924#define GPIO0_ISR3L (GPIO0_BASE+0x40)
1925#define GPIO0_ISR3H (GPIO0_BASE+0x44)
1926
1927#define GPIO1_OR (GPIO1_BASE+0x0)
1928#define GPIO1_TCR (GPIO1_BASE+0x4)
1929#define GPIO1_OSRL (GPIO1_BASE+0x8)
1930#define GPIO1_OSRH (GPIO1_BASE+0xC)
1931#define GPIO1_TSRL (GPIO1_BASE+0x10)
1932#define GPIO1_TSRH (GPIO1_BASE+0x14)
1933#define GPIO1_ODR (GPIO1_BASE+0x18)
1934#define GPIO1_IR (GPIO1_BASE+0x1C)
1935#define GPIO1_RR1 (GPIO1_BASE+0x20)
1936#define GPIO1_RR2 (GPIO1_BASE+0x24)
1937#define GPIO1_RR3 (GPIO1_BASE+0x28)
1938#define GPIO1_ISR1L (GPIO1_BASE+0x30)
1939#define GPIO1_ISR1H (GPIO1_BASE+0x34)
1940#define GPIO1_ISR2L (GPIO1_BASE+0x38)
1941#define GPIO1_ISR2H (GPIO1_BASE+0x3C)
1942#define GPIO1_ISR3L (GPIO1_BASE+0x40)
1943#define GPIO1_ISR3H (GPIO1_BASE+0x44)
c157d8e2
SR
1944#endif
1945
c00b5f85
WD
1946#ifndef __ASSEMBLY__
1947
ba56f625 1948#endif /* _ASMLANGUAGE */
c00b5f85 1949
c00b5f85 1950#endif /* __PPC440_H__ */