]> git.ipfire.org Git - people/ms/u-boot.git/blob - arch/arm/include/asm/arch-fsl-lsch3/config.h
ls2085a: esdhc: Add esdhc support for ls2085a
[people/ms/u-boot.git] / arch / arm / include / asm / arch-fsl-lsch3 / config.h
1 /*
2 * Copyright 2014, Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 #ifndef _ASM_ARMV8_FSL_LSCH3_CONFIG_
8 #define _ASM_ARMV8_FSL_LSCH3_CONFIG_
9
10 #include <fsl_ddrc_version.h>
11
12 #define CONFIG_SYS_PAGE_SIZE 0x10000
13
14 #ifndef L1_CACHE_BYTES
15 #define L1_CACHE_SHIFT 6
16 #define L1_CACHE_BYTES (1 << L1_CACHE_SHIFT)
17 #endif
18
19 #define CONFIG_MP
20 #define CONFIG_SYS_FSL_OCRAM_BASE 0x18000000 /* initial RAM */
21 /* Link Definitions */
22 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
23
24 #define CONFIG_SYS_IMMR 0x01000000
25 #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000)
26 #define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000)
27 #define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000
28 #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000)
29 #define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000)
30 #define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000)
31 #define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000)
32 #define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000)
33 #define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000)
34 #define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x01140000)
35 #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000)
36 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500)
37 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600)
38 #define CONFIG_SYS_FSL_TIMER_ADDR 0x023d0000
39 #define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \
40 0x18A0)
41
42 #define CONFIG_SYS_FSL_WRIOP1_ADDR (CONFIG_SYS_IMMR + 0x7B80000)
43 #define CONFIG_SYS_FSL_WRIOP1_MDIO1 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x16000)
44 #define CONFIG_SYS_FSL_WRIOP1_MDIO2 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x17000)
45 #define CONFIG_SYS_FSL_LSCH3_SERDES_ADDR (CONFIG_SYS_IMMR + 0xEA0000)
46
47 /* SP (Cortex-A5) related */
48 #define CONFIG_SYS_FSL_SP_ADDR (CONFIG_SYS_IMMR + 0x00F00000)
49 #define CONFIG_SYS_FSL_SP_VSG_GIC_ADDR (CONFIG_SYS_FSL_SP_ADDR)
50 #define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR1 (CONFIG_SYS_FSL_SP_ADDR)
51 #define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR2 \
52 (CONFIG_SYS_FSL_SP_ADDR + 0x0008)
53 #define CONFIG_SYS_FSL_SP_LOOPBACK_DUART \
54 (CONFIG_SYS_FSL_SP_ADDR + 0x1000)
55
56 #define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL
57 #define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL
58 #define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL
59 #define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL
60
61 #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000)
62 #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000)
63 #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000)
64 #define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000)
65
66 /* TZ Protection Controller Definitions */
67 #define TZPC_BASE 0x02200000
68 #define TZPCR0SIZE_BASE (TZPC_BASE)
69 #define TZPCDECPROT_0_STAT_BASE (TZPC_BASE + 0x800)
70 #define TZPCDECPROT_0_SET_BASE (TZPC_BASE + 0x804)
71 #define TZPCDECPROT_0_CLR_BASE (TZPC_BASE + 0x808)
72 #define TZPCDECPROT_1_STAT_BASE (TZPC_BASE + 0x80C)
73 #define TZPCDECPROT_1_SET_BASE (TZPC_BASE + 0x810)
74 #define TZPCDECPROT_1_CLR_BASE (TZPC_BASE + 0x814)
75 #define TZPCDECPROT_2_STAT_BASE (TZPC_BASE + 0x818)
76 #define TZPCDECPROT_2_SET_BASE (TZPC_BASE + 0x81C)
77 #define TZPCDECPROT_2_CLR_BASE (TZPC_BASE + 0x820)
78
79 /* TZ Address Space Controller Definitions */
80 #define TZASC1_BASE 0x01100000 /* as per CCSR map. */
81 #define TZASC2_BASE 0x01110000 /* as per CCSR map. */
82 #define TZASC3_BASE 0x01120000 /* as per CCSR map. */
83 #define TZASC4_BASE 0x01130000 /* as per CCSR map. */
84 #define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000)))
85 #define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004)
86 #define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008)
87 #define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100)
88 #define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104)
89 #define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108)
90 #define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C)
91 #define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110)
92 #define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114)
93
94 /* Generic Interrupt Controller Definitions */
95 #define GICD_BASE 0x06000000
96 #define GICR_BASE 0x06100000
97
98 /* SMMU Defintions */
99 #define SMMU_BASE 0x05000000 /* GR0 Base */
100
101 /* DDR */
102 #define CONFIG_SYS_FSL_DDR_LE
103 #define CONFIG_VERY_BIG_RAM
104 #ifdef CONFIG_SYS_FSL_DDR4
105 #define CONFIG_SYS_FSL_DDRC_GEN4
106 #else
107 #define CONFIG_SYS_FSL_DDRC_ARM_GEN3 /* Enable Freescale ARM DDR3 driver */
108 #endif
109 #define CONFIG_SYS_FSL_DDR /* Freescale DDR driver */
110 #define CONFIG_SYS_LS2_DDR_BLOCK1_SIZE ((phys_size_t)2 << 30)
111 #define CONFIG_MAX_MEM_MAPPED CONFIG_SYS_LS2_DDR_BLOCK1_SIZE
112 #define CONFIG_SYS_FSL_DDR_VER FSL_DDR_VER_5_0
113
114 #define CONFIG_SYS_FSL_ESDHC_LE
115 /* IFC */
116 #define CONFIG_SYS_FSL_IFC_LE
117 #define CONFIG_SYS_MEMAC_LITTLE_ENDIAN
118
119 /* PCIe */
120 #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000)
121 #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000)
122 #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000)
123 #define CONFIG_SYS_PCIE4_ADDR (CONFIG_SYS_IMMR + 0x2700000)
124 #define CONFIG_SYS_PCIE1_PHYS_ADDR 0x1000000000ULL
125 #define CONFIG_SYS_PCIE2_PHYS_ADDR 0x1200000000ULL
126 #define CONFIG_SYS_PCIE3_PHYS_ADDR 0x1400000000ULL
127 #define CONFIG_SYS_PCIE4_PHYS_ADDR 0x1600000000ULL
128
129 /* Cache Coherent Interconnect */
130 #define CCI_MN_BASE 0x04000000
131 #define CCI_MN_RNF_NODEID_LIST 0x180
132 #define CCI_MN_DVM_DOMAIN_CTL 0x200
133 #define CCI_MN_DVM_DOMAIN_CTL_SET 0x210
134
135 /* Device Configuration */
136 #define DCFG_BASE 0x01e00000
137 #define DCFG_PORSR1 0x000
138 #define DCFG_PORSR1_RCW_SRC 0xff800000
139 #define DCFG_PORSR1_RCW_SRC_NOR 0x12f00000
140
141 #define DCFG_DCSR_BASE 0X700100000ULL
142 #define DCFG_DCSR_PORCR1 0x000
143
144 /* Supplemental Configuration */
145 #define SCFG_BASE 0x01fc0000
146 #define SCFG_USB3PRM1CR 0x000
147
148 #ifdef CONFIG_LS2085A
149 #define CONFIG_MAX_CPUS 16
150 #define CONFIG_SYS_FSL_IFC_BANK_COUNT 8
151 #define CONFIG_NUM_DDR_CONTROLLERS 3
152 #define CONFIG_SYS_FSL_CLUSTER_CLOCKS { 1, 1, 4, 4 }
153 #define CONFIG_SYS_FSL_SRDS_1
154 #define CONFIG_SYS_FSL_SRDS_2
155 #else
156 #error SoC not defined
157 #endif
158
159 #ifdef CONFIG_LS2085A
160 #define CONFIG_SYS_FSL_ERRATUM_A008336
161 #define CONFIG_SYS_FSL_ERRATUM_A008511
162 #define CONFIG_SYS_FSL_ERRATUM_A008514
163 #define CONFIG_SYS_FSL_ERRATUM_A008585
164 #define CONFIG_SYS_FSL_ERRATUM_A008751
165 #endif
166
167 #endif /* _ASM_ARMV8_FSL_LSCH3_CONFIG_ */