]> git.ipfire.org Git - people/ms/u-boot.git/blob - cpu/arm1136/cpu.c
85a48491b35b7f68b9e09ec866989dd810bf3eb7
[people/ms/u-boot.git] / cpu / arm1136 / cpu.c
1 /*
2 * (C) Copyright 2004 Texas Insturments
3 *
4 * (C) Copyright 2002
5 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
6 * Marius Groeger <mgroeger@sysgo.de>
7 *
8 * (C) Copyright 2002
9 * Gary Jennejohn, DENX Software Engineering, <gj@denx.de>
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30 /*
31 * CPU specific code
32 */
33
34 #include <common.h>
35 #include <command.h>
36 #if !defined(CONFIG_INTEGRATOR) && ! defined(CONFIG_ARCH_CINTEGRATOR)
37 #include <asm/arch/omap2420.h>
38 #endif
39
40 /* read co-processor 15, register #1 (control register) */
41 static unsigned long read_p15_c1 (void)
42 {
43 unsigned long value;
44
45 __asm__ __volatile__(
46 "mrc p15, 0, %0, c1, c0, 0 @ read control reg\n"
47 : "=r" (value)
48 :
49 : "memory");
50 return value;
51 }
52
53 /* write to co-processor 15, register #1 (control register) */
54 static void write_p15_c1 (unsigned long value)
55 {
56 __asm__ __volatile__(
57 "mcr p15, 0, %0, c1, c0, 0 @ write it back\n"
58 :
59 : "r" (value)
60 : "memory");
61
62 read_p15_c1 ();
63 }
64
65 static void cp_delay (void)
66 {
67 volatile int i;
68
69 /* Many OMAP regs need at least 2 nops */
70 for (i = 0; i < 100; i++);
71 }
72
73 /* See also ARM Ref. Man. */
74 #define C1_MMU (1<<0) /* mmu off/on */
75 #define C1_ALIGN (1<<1) /* alignment faults off/on */
76 #define C1_DC (1<<2) /* dcache off/on */
77 #define C1_WB (1<<3) /* merging write buffer on/off */
78 #define C1_BIG_ENDIAN (1<<7) /* big endian off/on */
79 #define C1_SYS_PROT (1<<8) /* system protection */
80 #define C1_ROM_PROT (1<<9) /* ROM protection */
81 #define C1_IC (1<<12) /* icache off/on */
82 #define C1_HIGH_VECTORS (1<<13) /* location of vectors: low/high addresses */
83 #define RESERVED_1 (0xf << 3) /* must be 111b for R/W */
84
85 int cpu_init (void)
86 {
87 /*
88 * setup up stacks if necessary
89 */
90 #ifdef CONFIG_USE_IRQ
91 DECLARE_GLOBAL_DATA_PTR;
92
93 IRQ_STACK_START = _armboot_start - CFG_MALLOC_LEN - CFG_GBL_DATA_SIZE - 4;
94 FIQ_STACK_START = IRQ_STACK_START - CONFIG_STACKSIZE_IRQ;
95 #endif
96 return 0;
97 }
98
99 int cleanup_before_linux (void)
100 {
101 /*
102 * this function is called just before we call linux
103 * it prepares the processor for linux
104 *
105 * we turn off caches etc ...
106 */
107
108 unsigned long i;
109
110 disable_interrupts ();
111
112 #ifdef CONFIG_LCD
113 {
114 extern void lcd_disable(void);
115 extern void lcd_panel_disable(void);
116
117 lcd_disable(); /* proper disable of lcd & panel */
118 lcd_panel_disable();
119 }
120 #endif
121
122 /* turn off I/D-cache */
123 asm ("mrc p15, 0, %0, c1, c0, 0":"=r" (i));
124 i &= ~(C1_DC | C1_IC);
125 asm ("mcr p15, 0, %0, c1, c0, 0": :"r" (i));
126
127 /* flush I/D-cache */
128 i = 0;
129 asm ("mcr p15, 0, %0, c7, c7, 0": :"r" (i)); /* invalidate both caches and flush btb */
130 asm ("mcr p15, 0, %0, c7, c10, 4": :"r" (i)); /* mem barrier to sync things */
131 return(0);
132 }
133
134 int do_reset (cmd_tbl_t *cmdtp, int flag, int argc, char *argv[])
135 {
136 disable_interrupts ();
137 reset_cpu (0);
138 /*NOTREACHED*/
139 return(0);
140 }
141
142 void icache_enable (void)
143 {
144 ulong reg;
145
146 reg = read_p15_c1 (); /* get control reg. */
147 cp_delay ();
148 write_p15_c1 (reg | C1_IC);
149 }
150
151 void icache_disable (void)
152 {
153 ulong reg;
154
155 reg = read_p15_c1 ();
156 cp_delay ();
157 write_p15_c1 (reg & ~C1_IC);
158 }
159
160 int icache_status (void)
161 {
162 return(read_p15_c1 () & C1_IC) != 0;
163 }