]> git.ipfire.org Git - people/ms/u-boot.git/blob - drivers/fpga/xilinx.c
2cd0104d8b154b35f8c85de42e50028ad614d57a
[people/ms/u-boot.git] / drivers / fpga / xilinx.c
1 /*
2 * (C) Copyright 2012-2013, Xilinx, Michal Simek
3 *
4 * (C) Copyright 2002
5 * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
6 * Keith Outwater, keith_outwater@mvis.com
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 /*
12 * Xilinx FPGA support
13 */
14
15 #include <common.h>
16 #include <fpga.h>
17 #include <virtex2.h>
18 #include <spartan2.h>
19 #include <spartan3.h>
20 #include <zynqpl.h>
21
22 /* Local Static Functions */
23 static int xilinx_validate(xilinx_desc *desc, char *fn);
24
25 /* ------------------------------------------------------------------------- */
26
27 int fpga_loadbitstream(int devnum, char *fpgadata, size_t size,
28 bitstream_type bstype)
29 {
30 unsigned int length;
31 unsigned int swapsize;
32 char buffer[80];
33 unsigned char *dataptr;
34 unsigned int i;
35 const fpga_desc *desc;
36 xilinx_desc *xdesc;
37
38 dataptr = (unsigned char *)fpgadata;
39 /* Find out fpga_description */
40 desc = fpga_validate(devnum, dataptr, 0, (char *)__func__);
41 /* Assign xilinx device description */
42 xdesc = desc->devdesc;
43
44 /* skip the first bytes of the bitsteam, their meaning is unknown */
45 length = (*dataptr << 8) + *(dataptr + 1);
46 dataptr += 2;
47 dataptr += length;
48
49 /* get design name (identifier, length, string) */
50 length = (*dataptr << 8) + *(dataptr + 1);
51 dataptr += 2;
52 if (*dataptr++ != 0x61) {
53 debug("%s: Design name id not recognized in bitstream\n",
54 __func__);
55 return FPGA_FAIL;
56 }
57
58 length = (*dataptr << 8) + *(dataptr + 1);
59 dataptr += 2;
60 for (i = 0; i < length; i++)
61 buffer[i] = *dataptr++;
62
63 printf(" design filename = \"%s\"\n", buffer);
64
65 /* get part number (identifier, length, string) */
66 if (*dataptr++ != 0x62) {
67 printf("%s: Part number id not recognized in bitstream\n",
68 __func__);
69 return FPGA_FAIL;
70 }
71
72 length = (*dataptr << 8) + *(dataptr + 1);
73 dataptr += 2;
74 for (i = 0; i < length; i++)
75 buffer[i] = *dataptr++;
76
77 if (xdesc->name) {
78 i = (ulong)strstr(buffer, xdesc->name);
79 if (!i) {
80 printf("%s: Wrong bitstream ID for this device\n",
81 __func__);
82 printf("%s: Bitstream ID %s, current device ID %d/%s\n",
83 __func__, buffer, devnum, xdesc->name);
84 return FPGA_FAIL;
85 }
86 } else {
87 printf("%s: Please fill correct device ID to xilinx_desc\n",
88 __func__);
89 }
90 printf(" part number = \"%s\"\n", buffer);
91
92 /* get date (identifier, length, string) */
93 if (*dataptr++ != 0x63) {
94 printf("%s: Date identifier not recognized in bitstream\n",
95 __func__);
96 return FPGA_FAIL;
97 }
98
99 length = (*dataptr << 8) + *(dataptr+1);
100 dataptr += 2;
101 for (i = 0; i < length; i++)
102 buffer[i] = *dataptr++;
103 printf(" date = \"%s\"\n", buffer);
104
105 /* get time (identifier, length, string) */
106 if (*dataptr++ != 0x64) {
107 printf("%s: Time identifier not recognized in bitstream\n",
108 __func__);
109 return FPGA_FAIL;
110 }
111
112 length = (*dataptr << 8) + *(dataptr+1);
113 dataptr += 2;
114 for (i = 0; i < length; i++)
115 buffer[i] = *dataptr++;
116 printf(" time = \"%s\"\n", buffer);
117
118 /* get fpga data length (identifier, length) */
119 if (*dataptr++ != 0x65) {
120 printf("%s: Data length id not recognized in bitstream\n",
121 __func__);
122 return FPGA_FAIL;
123 }
124 swapsize = ((unsigned int) *dataptr << 24) +
125 ((unsigned int) *(dataptr + 1) << 16) +
126 ((unsigned int) *(dataptr + 2) << 8) +
127 ((unsigned int) *(dataptr + 3));
128 dataptr += 4;
129 printf(" bytes in bitstream = %d\n", swapsize);
130
131 return fpga_load(devnum, dataptr, swapsize, bstype);
132 }
133
134 int xilinx_load(xilinx_desc *desc, const void *buf, size_t bsize,
135 bitstream_type bstype)
136 {
137 if (!xilinx_validate (desc, (char *)__FUNCTION__)) {
138 printf ("%s: Invalid device descriptor\n", __FUNCTION__);
139 return FPGA_FAIL;
140 }
141
142 if (!desc->operations || !desc->operations->load) {
143 printf("%s: Missing load operation\n", __func__);
144 return FPGA_FAIL;
145 }
146
147 return desc->operations->load(desc, buf, bsize, bstype);
148 }
149
150 #if defined(CONFIG_CMD_FPGA_LOADFS)
151 int xilinx_loadfs(xilinx_desc *desc, const void *buf, size_t bsize,
152 fpga_fs_info *fpga_fsinfo)
153 {
154 if (!xilinx_validate(desc, (char *)__func__)) {
155 printf("%s: Invalid device descriptor\n", __func__);
156 return FPGA_FAIL;
157 }
158
159 if (!desc->operations || !desc->operations->loadfs) {
160 printf("%s: Missing loadfs operation\n", __func__);
161 return FPGA_FAIL;
162 }
163
164 return desc->operations->loadfs(desc, buf, bsize, fpga_fsinfo);
165 }
166 #endif
167
168 int xilinx_dump(xilinx_desc *desc, const void *buf, size_t bsize)
169 {
170 if (!xilinx_validate (desc, (char *)__FUNCTION__)) {
171 printf ("%s: Invalid device descriptor\n", __FUNCTION__);
172 return FPGA_FAIL;
173 }
174
175 if (!desc->operations || !desc->operations->dump) {
176 printf("%s: Missing dump operation\n", __func__);
177 return FPGA_FAIL;
178 }
179
180 return desc->operations->dump(desc, buf, bsize);
181 }
182
183 int xilinx_info(xilinx_desc *desc)
184 {
185 int ret_val = FPGA_FAIL;
186
187 if (xilinx_validate (desc, (char *)__FUNCTION__)) {
188 printf ("Family: \t");
189 switch (desc->family) {
190 case xilinx_spartan2:
191 printf ("Spartan-II\n");
192 break;
193 case xilinx_spartan3:
194 printf ("Spartan-III\n");
195 break;
196 case xilinx_virtex2:
197 printf ("Virtex-II\n");
198 break;
199 case xilinx_zynq:
200 printf("Zynq PL\n");
201 break;
202 case xilinx_zynqmp:
203 printf("ZynqMP PL\n");
204 break;
205 /* Add new family types here */
206 default:
207 printf ("Unknown family type, %d\n", desc->family);
208 }
209
210 printf ("Interface type:\t");
211 switch (desc->iface) {
212 case slave_serial:
213 printf ("Slave Serial\n");
214 break;
215 case master_serial: /* Not used */
216 printf ("Master Serial\n");
217 break;
218 case slave_parallel:
219 printf ("Slave Parallel\n");
220 break;
221 case jtag_mode: /* Not used */
222 printf ("JTAG Mode\n");
223 break;
224 case slave_selectmap:
225 printf ("Slave SelectMap Mode\n");
226 break;
227 case master_selectmap:
228 printf ("Master SelectMap Mode\n");
229 break;
230 case devcfg:
231 printf("Device configuration interface (Zynq)\n");
232 break;
233 case csu_dma:
234 printf("csu_dma configuration interface (ZynqMP)\n");
235 break;
236 /* Add new interface types here */
237 default:
238 printf ("Unsupported interface type, %d\n", desc->iface);
239 }
240
241 printf("Device Size: \t%zd bytes\n"
242 "Cookie: \t0x%x (%d)\n",
243 desc->size, desc->cookie, desc->cookie);
244 if (desc->name)
245 printf("Device name: \t%s\n", desc->name);
246
247 if (desc->iface_fns)
248 printf ("Device Function Table @ 0x%p\n", desc->iface_fns);
249 else
250 printf ("No Device Function Table.\n");
251
252 if (desc->operations && desc->operations->info)
253 desc->operations->info(desc);
254
255 ret_val = FPGA_SUCCESS;
256 } else {
257 printf ("%s: Invalid device descriptor\n", __FUNCTION__);
258 }
259
260 return ret_val;
261 }
262
263 /* ------------------------------------------------------------------------- */
264
265 static int xilinx_validate(xilinx_desc *desc, char *fn)
266 {
267 int ret_val = false;
268
269 if (desc) {
270 if ((desc->family > min_xilinx_type) &&
271 (desc->family < max_xilinx_type)) {
272 if ((desc->iface > min_xilinx_iface_type) &&
273 (desc->iface < max_xilinx_iface_type)) {
274 if (desc->size) {
275 ret_val = true;
276 } else
277 printf ("%s: NULL part size\n", fn);
278 } else
279 printf ("%s: Invalid Interface type, %d\n",
280 fn, desc->iface);
281 } else
282 printf ("%s: Invalid family type, %d\n", fn, desc->family);
283 } else
284 printf ("%s: NULL descriptor!\n", fn);
285
286 return ret_val;
287 }