]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/BSC9132QDS.h
flash: complete CONFIG_SYS_NO_FLASH move with renaming
[people/ms/u-boot.git] / include / configs / BSC9132QDS.h
1 /*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * BSC9132 QDS board configuration file
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #define CONFIG_MISC_INIT_R
15
16 #ifdef CONFIG_SDCARD
17 #define CONFIG_RAMBOOT_SDCARD
18 #define CONFIG_SYS_RAMBOOT
19 #define CONFIG_SYS_EXTRA_ENV_RELOC
20 #define CONFIG_SYS_TEXT_BASE 0x11000000
21 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
22 #endif
23 #ifdef CONFIG_SPIFLASH
24 #define CONFIG_RAMBOOT_SPIFLASH
25 #define CONFIG_SYS_RAMBOOT
26 #define CONFIG_SYS_EXTRA_ENV_RELOC
27 #define CONFIG_SYS_TEXT_BASE 0x11000000
28 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
29 #endif
30 #ifdef CONFIG_NAND_SECBOOT
31 #define CONFIG_RAMBOOT_NAND
32 #define CONFIG_SYS_RAMBOOT
33 #define CONFIG_SYS_EXTRA_ENV_RELOC
34 #define CONFIG_SYS_TEXT_BASE 0x11000000
35 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
36 #endif
37
38 #ifdef CONFIG_NAND
39 #define CONFIG_SPL_INIT_MINIMAL
40 #define CONFIG_SPL_NAND_BOOT
41 #define CONFIG_SPL_FLUSH_IMAGE
42 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
43
44 #define CONFIG_SYS_TEXT_BASE 0x00201000
45 #define CONFIG_SPL_TEXT_BASE 0xFFFFE000
46 #define CONFIG_SPL_MAX_SIZE 8192
47 #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
48 #define CONFIG_SPL_RELOC_STACK 0x00100000
49 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
50 #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
51 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
52 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0
53 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
54 #endif
55
56 #ifndef CONFIG_SYS_TEXT_BASE
57 #define CONFIG_SYS_TEXT_BASE 0x8ff40000
58 #endif
59
60 #ifndef CONFIG_RESET_VECTOR_ADDRESS
61 #define CONFIG_RESET_VECTOR_ADDRESS 0x8ffffffc
62 #endif
63
64 #ifdef CONFIG_SPL_BUILD
65 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
66 #else
67 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
68 #endif
69
70 /* High Level Configuration Options */
71 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
72 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
73
74 #if defined(CONFIG_PCI)
75 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
76 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
77 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
78 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
79 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
80
81 #define CONFIG_CMD_PCI
82
83 /*
84 * PCI Windows
85 * Memory space is mapped 1-1, but I/O space must start from 0.
86 */
87 /* controller 1, Slot 1, tgtid 1, Base address a000 */
88 #define CONFIG_SYS_PCIE1_NAME "PCIe Slot"
89 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
90 #define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
91 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
92 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
93 #define CONFIG_SYS_PCIE1_IO_VIRT 0xC0010000
94 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
95 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
96 #define CONFIG_SYS_PCIE1_IO_PHYS 0xC0010000
97
98 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
99 #endif
100
101 #define CONFIG_ENV_OVERWRITE
102 #define CONFIG_TSEC_ENET /* ethernet */
103
104 #if defined(CONFIG_SYS_CLK_100_DDR_100)
105 #define CONFIG_SYS_CLK_FREQ 100000000
106 #define CONFIG_DDR_CLK_FREQ 100000000
107 #elif defined(CONFIG_SYS_CLK_100_DDR_133)
108 #define CONFIG_SYS_CLK_FREQ 100000000
109 #define CONFIG_DDR_CLK_FREQ 133000000
110 #endif
111
112 #define CONFIG_MP
113
114 #define CONFIG_HWCONFIG
115 /*
116 * These can be toggled for performance analysis, otherwise use default.
117 */
118 #define CONFIG_L2_CACHE /* toggle L2 cache */
119 #define CONFIG_BTB /* enable branch predition */
120
121 #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
122 #define CONFIG_SYS_MEMTEST_END 0x01ffffff
123
124 /* DDR Setup */
125 #define CONFIG_SYS_SPD_BUS_NUM 0
126 #define SPD_EEPROM_ADDRESS1 0x54 /* I2C access */
127 #define SPD_EEPROM_ADDRESS2 0x56 /* I2C access */
128 #define CONFIG_FSL_DDR_INTERACTIVE
129
130 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
131
132 #define CONFIG_SYS_SDRAM_SIZE (1024)
133 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
134 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
135
136 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
137
138 /* DDR3 Controller Settings */
139 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
140 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
141 #define CONFIG_SYS_DDR_CS0_CONFIG_1333 0x80004302
142 #define CONFIG_SYS_DDR_CS0_CONFIG_800 0x80014302
143 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
144 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
145 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
146 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
147 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
148 #define CONFIG_SYS_DDR1_CS0_BNDS 0x0040007F
149
150 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
151 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
152 #define CONFIG_SYS_DDR_RCW_1 0x00000000
153 #define CONFIG_SYS_DDR_RCW_2 0x00000000
154 #define CONFIG_SYS_DDR_CONTROL_800 0x470C0000
155 #define CONFIG_SYS_DDR_CONTROL_2_800 0x04401050
156 #define CONFIG_SYS_DDR_TIMING_4_800 0x00220001
157 #define CONFIG_SYS_DDR_TIMING_5_800 0x03402400
158
159 #define CONFIG_SYS_DDR_CONTROL_1333 0x470C0008
160 #define CONFIG_SYS_DDR_CONTROL_2_1333 0x24401010
161 #define CONFIG_SYS_DDR_TIMING_4_1333 0x00000001
162 #define CONFIG_SYS_DDR_TIMING_5_1333 0x03401400
163
164 #define CONFIG_SYS_DDR_TIMING_3_800 0x00020000
165 #define CONFIG_SYS_DDR_TIMING_0_800 0x00330004
166 #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6B4846
167 #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA8C8CF
168 #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
169 #define CONFIG_SYS_DDR_MODE_1_800 0x40461520
170 #define CONFIG_SYS_DDR_MODE_2_800 0x8000c000
171 #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300000
172 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8655A608
173
174 #define CONFIG_SYS_DDR_TIMING_3_1333 0x01061000
175 #define CONFIG_SYS_DDR_TIMING_0_1333 0x00440104
176 #define CONFIG_SYS_DDR_TIMING_1_1333 0x98913A45
177 #define CONFIG_SYS_DDR_TIMING_2_1333 0x0FB8B114
178 #define CONFIG_SYS_DDR_CLK_CTRL_1333 0x02800000
179 #define CONFIG_SYS_DDR_MODE_1_1333 0x00061A50
180 #define CONFIG_SYS_DDR_MODE_2_1333 0x00100000
181 #define CONFIG_SYS_DDR_INTERVAL_1333 0x144E0513
182 #define CONFIG_SYS_DDR_WRLVL_CONTROL_1333 0x8655F607
183
184 /*FIXME: the following params are constant w.r.t diff freq
185 combinations. this should be removed later
186 */
187 #if CONFIG_DDR_CLK_FREQ == 100000000
188 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
189 #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
190 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
191 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
192 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
193 #elif CONFIG_DDR_CLK_FREQ == 133000000
194 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_1333
195 #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_1333
196 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_1333
197 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_1333
198 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_1333
199 #else
200 #define CONFIG_SYS_DDR_CS0_CONFIG CONFIG_SYS_DDR_CS0_CONFIG_800
201 #define CONFIG_SYS_DDR_CONTROL CONFIG_SYS_DDR_CONTROL_800
202 #define CONFIG_SYS_DDR_CONTROL_2 CONFIG_SYS_DDR_CONTROL_2_800
203 #define CONFIG_SYS_DDR_TIMING_4 CONFIG_SYS_DDR_TIMING_4_800
204 #define CONFIG_SYS_DDR_TIMING_5 CONFIG_SYS_DDR_TIMING_5_800
205 #endif
206
207 /* relocated CCSRBAR */
208 #define CONFIG_SYS_CCSRBAR CONFIG_SYS_CCSRBAR_DEFAULT
209 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR_DEFAULT
210
211 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR
212
213 /* DSP CCSRBAR */
214 #define CONFIG_SYS_FSL_DSP_CCSRBAR CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
215 #define CONFIG_SYS_FSL_DSP_CCSRBAR_PHYS CONFIG_SYS_FSL_DSP_CCSRBAR_DEFAULT
216
217 /*
218 * IFC Definitions
219 */
220 /* NOR Flash on IFC */
221
222 #define CONFIG_SYS_FLASH_BASE 0x88000000
223 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* Max number of sector: 32M */
224
225 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
226
227 #define CONFIG_SYS_NOR_CSPR 0x88000101
228 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
229 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(5)
230 /* NOR Flash Timing Params */
231
232 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x01) \
233 | FTIM0_NOR_TEADC(0x03) \
234 | FTIM0_NOR_TAVDS(0x00) \
235 | FTIM0_NOR_TEAHC(0x0f))
236 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1d) \
237 | FTIM1_NOR_TRAD_NOR(0x09) \
238 | FTIM1_NOR_TSEQRAD_NOR(0x09))
239 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x1) \
240 | FTIM2_NOR_TCH(0x4) \
241 | FTIM2_NOR_TWPH(0x7) \
242 | FTIM2_NOR_TWP(0x1e))
243 #define CONFIG_SYS_NOR_FTIM3 0x0
244
245 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
246 #define CONFIG_SYS_FLASH_QUIET_TEST
247 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
248 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
249
250 #undef CONFIG_SYS_FLASH_CHECKSUM
251 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
252 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
253
254 /* CFI for NOR Flash */
255 #define CONFIG_FLASH_CFI_DRIVER
256 #define CONFIG_SYS_FLASH_CFI
257 #define CONFIG_SYS_FLASH_EMPTY_INFO
258 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
259
260 /* NAND Flash on IFC */
261 #define CONFIG_SYS_NAND_BASE 0xff800000
262 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
263
264 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
265 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
266 | CSPR_MSEL_NAND /* MSEL = NAND */ \
267 | CSPR_V)
268 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
269
270 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
271 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
272 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
273 | CSOR_NAND_RAL_2 /* RAL = 2Byes */ \
274 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
275 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
276 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
277
278 /* NAND Flash Timing Params */
279 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x03) \
280 | FTIM0_NAND_TWP(0x05) \
281 | FTIM0_NAND_TWCHT(0x02) \
282 | FTIM0_NAND_TWH(0x04))
283 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x1c) \
284 | FTIM1_NAND_TWBE(0x1e) \
285 | FTIM1_NAND_TRR(0x07) \
286 | FTIM1_NAND_TRP(0x05))
287 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x08) \
288 | FTIM2_NAND_TREH(0x04) \
289 | FTIM2_NAND_TWHRE(0x11))
290 #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
291
292 #define CONFIG_SYS_NAND_DDR_LAW 11
293
294 /* NAND */
295 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
296 #define CONFIG_SYS_MAX_NAND_DEVICE 1
297 #define CONFIG_CMD_NAND
298
299 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
300
301 #ifndef CONFIG_SPL_BUILD
302 #define CONFIG_FSL_QIXIS
303 #endif
304 #ifdef CONFIG_FSL_QIXIS
305 #define CONFIG_SYS_FPGA_BASE 0xffb00000
306 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
307 #define QIXIS_BASE CONFIG_SYS_FPGA_BASE
308 #define QIXIS_LBMAP_SWITCH 9
309 #define QIXIS_LBMAP_MASK 0x07
310 #define QIXIS_LBMAP_SHIFT 0
311 #define QIXIS_LBMAP_DFLTBANK 0x00
312 #define QIXIS_LBMAP_ALTBANK 0x04
313 #define QIXIS_RST_CTL_RESET 0x83
314 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
315 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
316 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
317
318 #define CONFIG_SYS_FPGA_BASE_PHYS CONFIG_SYS_FPGA_BASE
319
320 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_FPGA_BASE) \
321 | CSPR_PORT_SIZE_8 \
322 | CSPR_MSEL_GPCM \
323 | CSPR_V)
324 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
325 #define CONFIG_SYS_CSOR2 0x0
326 /* CPLD Timing parameters for IFC CS3 */
327 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
328 FTIM0_GPCM_TEADC(0x0e) | \
329 FTIM0_GPCM_TEAHC(0x0e))
330 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
331 FTIM1_GPCM_TRAD(0x1f))
332 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
333 FTIM2_GPCM_TCH(0x8) | \
334 FTIM2_GPCM_TWP(0x1f))
335 #define CONFIG_SYS_CS2_FTIM3 0x0
336 #endif
337
338 /* Set up IFC registers for boot location NOR/NAND */
339 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
340 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
341 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
342 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
343 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
344 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
345 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
346 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
347 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
348 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
349 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
350 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
351 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
352 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
353 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
354 #else
355 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
356 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
357 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
358 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
359 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
360 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
361 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
362 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
363 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
364 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
365 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
366 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
367 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
368 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
369 #endif
370
371 #define CONFIG_BOARD_EARLY_INIT_R
372
373 #define CONFIG_SYS_INIT_RAM_LOCK
374 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
375 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
376
377 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
378 - GENERATED_GBL_DATA_SIZE)
379 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
380
381 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
382 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
383
384 /* Serial Port */
385 #define CONFIG_CONS_INDEX 1
386 #undef CONFIG_SERIAL_SOFTWARE_FIFO
387 #define CONFIG_SYS_NS16550_SERIAL
388 #define CONFIG_SYS_NS16550_REG_SIZE 1
389 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
390 #ifdef CONFIG_SPL_BUILD
391 #define CONFIG_NS16550_MIN_FUNCTIONS
392 #endif
393
394 #define CONFIG_SYS_BAUDRATE_TABLE \
395 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
396
397 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
398 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
399 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR + 0x4700)
400 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR + 0x4800)
401
402 #define CONFIG_SYS_I2C
403 #define CONFIG_SYS_I2C_FSL
404 #define CONFIG_SYS_FSL_I2C_SPEED 400800 /* I2C speed and slave address*/
405 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
406 #define CONFIG_SYS_FSL_I2C2_SPEED 400800 /* I2C speed and slave address*/
407 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
408 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
409 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
410
411 /* I2C EEPROM */
412 #define CONFIG_ID_EEPROM
413 #ifdef CONFIG_ID_EEPROM
414 #define CONFIG_SYS_I2C_EEPROM_NXID
415 #endif
416 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
417 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
418 #define CONFIG_SYS_EEPROM_BUS_NUM 0
419
420 /* enable read and write access to EEPROM */
421 #define CONFIG_CMD_EEPROM
422 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
423 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
424 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
425
426 /* I2C FPGA */
427 #define CONFIG_I2C_FPGA
428 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
429
430 #define CONFIG_RTC_DS3231
431 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
432
433 /*
434 * SPI interface will not be available in case of NAND boot SPI CS0 will be
435 * used for SLIC
436 */
437 /* eSPI - Enhanced SPI */
438 #ifdef CONFIG_FSL_ESPI
439 #define CONFIG_SF_DEFAULT_SPEED 10000000
440 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
441 #endif
442
443 #if defined(CONFIG_TSEC_ENET)
444
445 #define CONFIG_MII /* MII PHY management */
446 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
447 #define CONFIG_TSEC1 1
448 #define CONFIG_TSEC1_NAME "eTSEC1"
449 #define CONFIG_TSEC2 1
450 #define CONFIG_TSEC2_NAME "eTSEC2"
451
452 #define TSEC1_PHY_ADDR 0
453 #define TSEC2_PHY_ADDR 1
454
455 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
456 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
457
458 #define TSEC1_PHYIDX 0
459 #define TSEC2_PHYIDX 0
460
461 #define CONFIG_ETHPRIME "eTSEC1"
462
463 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
464
465 /* TBI PHY configuration for SGMII mode */
466 #define CONFIG_TSEC_TBICR_SETTINGS ( \
467 TBICR_PHY_RESET \
468 | TBICR_ANEG_ENABLE \
469 | TBICR_FULL_DUPLEX \
470 | TBICR_SPEED1_SET \
471 )
472
473 #endif /* CONFIG_TSEC_ENET */
474
475 #ifdef CONFIG_MMC
476 #define CONFIG_FSL_ESDHC
477 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
478 #endif
479
480 #define CONFIG_USB_EHCI /* USB */
481 #ifdef CONFIG_USB_EHCI
482 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
483 #define CONFIG_USB_EHCI_FSL
484 #define CONFIG_HAS_FSL_DR_USB
485 #endif
486
487 /*
488 * Environment
489 */
490 #if defined(CONFIG_RAMBOOT_SDCARD)
491 #define CONFIG_ENV_IS_IN_MMC
492 #define CONFIG_FSL_FIXED_MMC_LOCATION
493 #define CONFIG_SYS_MMC_ENV_DEV 0
494 #define CONFIG_ENV_SIZE 0x2000
495 #elif defined(CONFIG_RAMBOOT_SPIFLASH)
496 #define CONFIG_ENV_IS_IN_SPI_FLASH
497 #define CONFIG_ENV_SPI_BUS 0
498 #define CONFIG_ENV_SPI_CS 0
499 #define CONFIG_ENV_SPI_MAX_HZ 10000000
500 #define CONFIG_ENV_SPI_MODE 0
501 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
502 #define CONFIG_ENV_SECT_SIZE 0x10000
503 #define CONFIG_ENV_SIZE 0x2000
504 #elif defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
505 #define CONFIG_ENV_IS_IN_NAND
506 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
507 #define CONFIG_ENV_OFFSET ((768 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
508 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
509 #elif defined(CONFIG_SYS_RAMBOOT)
510 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
511 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
512 #define CONFIG_ENV_SIZE 0x2000
513 #else
514 #define CONFIG_ENV_IS_IN_FLASH
515 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
516 #define CONFIG_ENV_SIZE 0x2000
517 #define CONFIG_ENV_SECT_SIZE 0x20000
518 #endif
519
520 #define CONFIG_LOADS_ECHO /* echo on for serial download */
521 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
522
523 /*
524 * Command line configuration.
525 */
526 #define CONFIG_CMD_DATE
527 #define CONFIG_CMD_ERRATA
528 #define CONFIG_CMD_IRQ
529 #define CONFIG_CMD_REGINFO
530
531 /* Hash command with SHA acceleration supported in hardware */
532 #ifdef CONFIG_FSL_CAAM
533 #define CONFIG_CMD_HASH
534 #define CONFIG_SHA_HW_ACCEL
535 #endif
536
537 /*
538 * Miscellaneous configurable options
539 */
540 #define CONFIG_SYS_LONGHELP /* undef to save memory */
541 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
542 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
543 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
544
545 #if defined(CONFIG_CMD_KGDB)
546 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
547 #else
548 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
549 #endif
550 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
551 /* Print Buffer Size */
552 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
553 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
554
555 /*
556 * For booting Linux, the board info and command line data
557 * have to be in the first 64 MB of memory, since this is
558 * the maximum mapped by the Linux kernel during initialization.
559 */
560 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
561 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
562
563 #if defined(CONFIG_CMD_KGDB)
564 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
565 #endif
566
567 /*
568 * Dynamic MTD Partition support with mtdparts
569 */
570 #ifdef CONFIG_MTD_NOR_FLASH
571 #define CONFIG_MTD_DEVICE
572 #define CONFIG_MTD_PARTITIONS
573 #define CONFIG_CMD_MTDPARTS
574 #define CONFIG_FLASH_CFI_MTD
575 #define MTDIDS_DEFAULT "nor0=88000000.nor,nand0=ff800000.flash,"
576 #define MTDPARTS_DEFAULT "mtdparts=88000000.nor:256k(dtb),7m(kernel)," \
577 "55m(fs),1m(uboot);ff800000.flash:1m(uboot)," \
578 "8m(kernel),512k(dtb),-(fs)"
579 #endif
580 /*
581 * Environment Configuration
582 */
583
584 #if defined(CONFIG_TSEC_ENET)
585 #define CONFIG_HAS_ETH0
586 #define CONFIG_HAS_ETH1
587 #endif
588
589 #define CONFIG_HOSTNAME BSC9132qds
590 #define CONFIG_ROOTPATH "/opt/nfsroot"
591 #define CONFIG_BOOTFILE "uImage"
592 #define CONFIG_UBOOTPATH "u-boot.bin"
593
594 #define CONFIG_BAUDRATE 115200
595
596 #ifdef CONFIG_SDCARD
597 #define CONFIG_DEF_HWCONFIG "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
598 #else
599 #define CONFIG_DEF_HWCONFIG "hwconfig=sim;usb1:dr_mode=host,phy_type=ulpi\0"
600 #endif
601
602 #define CONFIG_EXTRA_ENV_SETTINGS \
603 "netdev=eth0\0" \
604 "uboot=" CONFIG_UBOOTPATH "\0" \
605 "loadaddr=1000000\0" \
606 "bootfile=uImage\0" \
607 "consoledev=ttyS0\0" \
608 "ramdiskaddr=2000000\0" \
609 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
610 "fdtaddr=1e00000\0" \
611 "fdtfile=bsc9132qds.dtb\0" \
612 "bdev=sda1\0" \
613 CONFIG_DEF_HWCONFIG\
614 "othbootargs=mem=880M ramdisk_size=600000 " \
615 "default_hugepagesz=256m hugepagesz=256m hugepages=1 " \
616 "isolcpus=0\0" \
617 "usbext2boot=setenv bootargs root=/dev/ram rw " \
618 "console=$consoledev,$baudrate $othbootargs; " \
619 "usb start;" \
620 "ext2load usb 0:4 $loadaddr $bootfile;" \
621 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
622 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
623 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
624 "debug_halt_off=mw ff7e0e30 0xf0000000;"
625
626 #define CONFIG_NFSBOOTCOMMAND \
627 "setenv bootargs root=/dev/nfs rw " \
628 "nfsroot=$serverip:$rootpath " \
629 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
630 "console=$consoledev,$baudrate $othbootargs;" \
631 "tftp $loadaddr $bootfile;" \
632 "tftp $fdtaddr $fdtfile;" \
633 "bootm $loadaddr - $fdtaddr"
634
635 #define CONFIG_HDBOOT \
636 "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
637 "console=$consoledev,$baudrate $othbootargs;" \
638 "usb start;" \
639 "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
640 "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
641 "bootm $loadaddr - $fdtaddr"
642
643 #define CONFIG_RAMBOOTCOMMAND \
644 "setenv bootargs root=/dev/ram rw " \
645 "console=$consoledev,$baudrate $othbootargs; " \
646 "tftp $ramdiskaddr $ramdiskfile;" \
647 "tftp $loadaddr $bootfile;" \
648 "tftp $fdtaddr $fdtfile;" \
649 "bootm $loadaddr $ramdiskaddr $fdtaddr"
650
651 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
652
653 #include <asm/fsl_secure_boot.h>
654
655 #endif /* __CONFIG_H */