]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/C29XPCIE.h
Merge branch 'master' of git://git.denx.de/u-boot-socfpga
[people/ms/u-boot.git] / include / configs / C29XPCIE.h
1 /*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * C29XPCIE board configuration file
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #ifdef CONFIG_C29XPCIE
15 #define CONFIG_PPC_C29X
16 #endif
17
18 #ifdef CONFIG_SPIFLASH
19 #define CONFIG_RAMBOOT_SPIFLASH
20 #define CONFIG_SYS_TEXT_BASE 0x11000000
21 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
22 #endif
23
24 #ifdef CONFIG_NAND
25 #ifdef CONFIG_TPL_BUILD
26 #define CONFIG_SPL_NAND_BOOT
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_NAND_INIT
29 #define CONFIG_TPL_DRIVERS_MISC_SUPPORT
30 #define CONFIG_SPL_COMMON_INIT_DDR
31 #define CONFIG_SPL_MAX_SIZE (128 << 10)
32 #define CONFIG_SPL_TEXT_BASE 0xf8f81000
33 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
34 #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
35 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
36 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
37 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
38 #elif defined(CONFIG_SPL_BUILD)
39 #define CONFIG_SPL_INIT_MINIMAL
40 #define CONFIG_SPL_NAND_MINIMAL
41 #define CONFIG_SPL_FLUSH_IMAGE
42 #define CONFIG_SPL_TEXT_BASE 0xff800000
43 #define CONFIG_SPL_MAX_SIZE 8192
44 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
45 #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
46 #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
47 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
48 #endif
49 #define CONFIG_SPL_PAD_TO 0x20000
50 #define CONFIG_TPL_PAD_TO 0x20000
51 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
52 #define CONFIG_SYS_TEXT_BASE 0x11001000
53 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
54 #endif
55
56 #ifndef CONFIG_SYS_TEXT_BASE
57 #define CONFIG_SYS_TEXT_BASE 0xeff40000
58 #endif
59
60 #ifndef CONFIG_RESET_VECTOR_ADDRESS
61 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
62 #endif
63
64 #ifdef CONFIG_SPL_BUILD
65 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
66 #else
67 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
68 #endif
69
70 #ifdef CONFIG_SPL_BUILD
71 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
72 #endif
73
74 /* High Level Configuration Options */
75 #define CONFIG_BOOKE /* BOOKE */
76 #define CONFIG_E500 /* BOOKE e500 family */
77 #define CONFIG_FSL_IFC /* Enable IFC Support */
78 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
79 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
80
81 #ifdef CONFIG_PCI
82 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
83 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
84 #define CONFIG_PCI_INDIRECT_BRIDGE
85 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
86 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
87
88 #define CONFIG_CMD_PCI
89
90 /*
91 * PCI Windows
92 * Memory space is mapped 1-1, but I/O space must start from 0.
93 */
94 /* controller 1, Slot 1, tgtid 1, Base address a000 */
95 #define CONFIG_SYS_PCIE1_NAME "Slot 1"
96 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
97 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
98 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
99 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
100 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
101 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
102 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
103 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
104
105 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
106 #define CONFIG_DOS_PARTITION
107 #endif
108
109 #define CONFIG_FSL_LAW /* Use common FSL init code */
110 #define CONFIG_TSEC_ENET
111 #define CONFIG_ENV_OVERWRITE
112
113 #define CONFIG_DDR_CLK_FREQ 100000000
114 #define CONFIG_SYS_CLK_FREQ 66666666
115
116 #define CONFIG_HWCONFIG
117
118 /*
119 * These can be toggled for performance analysis, otherwise use default.
120 */
121 #define CONFIG_L2_CACHE /* toggle L2 cache */
122 #define CONFIG_BTB /* toggle branch predition */
123
124 #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
125
126 #define CONFIG_ENABLE_36BIT_PHYS
127
128 #define CONFIG_ADDR_MAP 1
129 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
130
131 #define CONFIG_SYS_MEMTEST_START 0x00200000
132 #define CONFIG_SYS_MEMTEST_END 0x00400000
133 #define CONFIG_PANIC_HANG
134
135 /* DDR Setup */
136 #define CONFIG_SYS_FSL_DDR3
137 #define CONFIG_DDR_SPD
138 #define CONFIG_SYS_SPD_BUS_NUM 0
139 #define SPD_EEPROM_ADDRESS 0x50
140 #define CONFIG_SYS_DDR_RAW_TIMING
141
142 /* DDR ECC Setup*/
143 #define CONFIG_DDR_ECC
144 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
145 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
146
147 #define CONFIG_SYS_SDRAM_SIZE 512
148 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
149 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
150
151 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
152 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
153
154 #define CONFIG_SYS_CCSRBAR 0xffe00000
155 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
156
157 /* Platform SRAM setting */
158 #define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000
159 #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
160 (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
161 #define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10)
162
163 #ifdef CONFIG_SPL_BUILD
164 #define CONFIG_SYS_NO_FLASH
165 #endif
166
167 /*
168 * IFC Definitions
169 */
170 /* NOR Flash on IFC */
171 #define CONFIG_SYS_FLASH_BASE 0xec000000
172 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
173
174 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
175
176 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
177 #define CONFIG_SYS_MAX_FLASH_BANKS 1
178
179 #define CONFIG_SYS_FLASH_QUIET_TEST
180 #define CONFIG_FLASH_SHOW_PROGRESS 45
181 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */
182 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */
183
184 /* 16Bit NOR Flash - S29GL512S10TFI01 */
185 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
186 CSPR_PORT_SIZE_16 | \
187 CSPR_MSEL_NOR | \
188 CSPR_V)
189 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024)
190 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
191
192 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
193 FTIM0_NOR_TEADC(0x5) | \
194 FTIM0_NOR_TEAHC(0x5))
195 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
196 FTIM1_NOR_TRAD_NOR(0x1A) |\
197 FTIM1_NOR_TSEQRAD_NOR(0x13))
198 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
199 FTIM2_NOR_TCH(0x4) | \
200 FTIM2_NOR_TWPH(0x0E) | \
201 FTIM2_NOR_TWP(0x1c))
202 #define CONFIG_SYS_NOR_FTIM3 0x0
203
204 /* CFI for NOR Flash */
205 #define CONFIG_FLASH_CFI_DRIVER
206 #define CONFIG_SYS_FLASH_CFI
207 #define CONFIG_SYS_FLASH_EMPTY_INFO
208 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
209
210 /* NAND Flash on IFC */
211 #define CONFIG_NAND_FSL_IFC
212 #define CONFIG_SYS_NAND_BASE 0xff800000
213 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
214
215 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
216
217 #define CONFIG_SYS_MAX_NAND_DEVICE 1
218 #define CONFIG_CMD_NAND
219 #define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024)
220
221 /* 8Bit NAND Flash - K9F1G08U0B */
222 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
223 | CSPR_PORT_SIZE_8 \
224 | CSPR_MSEL_NAND \
225 | CSPR_V)
226 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
227 #define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */
228 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
229 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
230 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
231 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
232 | CSOR_NAND_PGS_8K /* Page Size = 8K */ \
233 | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
234 | CSOR_NAND_PB(128)) /*128 Pages Per Block*/
235 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \
236 FTIM0_NAND_TWP(0x0c) | \
237 FTIM0_NAND_TWCHT(0x08) | \
238 FTIM0_NAND_TWH(0x06))
239 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \
240 FTIM1_NAND_TWBE(0x1d) | \
241 FTIM1_NAND_TRR(0x08) | \
242 FTIM1_NAND_TRP(0x0c))
243 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \
244 FTIM2_NAND_TREH(0x0a) | \
245 FTIM2_NAND_TWHRE(0x18))
246 #define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04))
247
248 #define CONFIG_SYS_NAND_DDR_LAW 11
249
250 /* Set up IFC registers for boot location NOR/NAND */
251 #ifdef CONFIG_NAND
252 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
253 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
254 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
255 #define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE
256 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
257 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
258 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
259 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
260 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
261 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
262 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
263 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
264 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
265 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
266 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
267 #else
268 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
269 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
270 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
271 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
272 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
273 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
274 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
275 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
276 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
277 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
278 #define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE
279 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
280 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
281 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
282 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
283 #endif
284
285 /* CPLD on IFC, selected by CS2 */
286 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
287 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \
288 | CONFIG_SYS_CPLD_BASE)
289
290 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
291 | CSPR_PORT_SIZE_8 \
292 | CSPR_MSEL_GPCM \
293 | CSPR_V)
294 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
295 #define CONFIG_SYS_CSOR2 0x0
296 /* CPLD Timing parameters for IFC CS2 */
297 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
298 FTIM0_GPCM_TEADC(0x0e) | \
299 FTIM0_GPCM_TEAHC(0x0e))
300 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
301 FTIM1_GPCM_TRAD(0x1f))
302 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
303 FTIM2_GPCM_TCH(0x8) | \
304 FTIM2_GPCM_TWP(0x1f))
305 #define CONFIG_SYS_CS2_FTIM3 0x0
306
307 #if defined(CONFIG_RAMBOOT_SPIFLASH)
308 #define CONFIG_SYS_RAMBOOT
309 #define CONFIG_SYS_EXTRA_ENV_RELOC
310 #endif
311
312 #define CONFIG_BOARD_EARLY_INIT_R
313
314 #define CONFIG_SYS_INIT_RAM_LOCK
315 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
316 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
317
318 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
319 - GENERATED_GBL_DATA_SIZE)
320 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
321
322 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
323 #define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024)
324
325 /*
326 * Config the L2 Cache as L2 SRAM
327 */
328 #if defined(CONFIG_SPL_BUILD)
329 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
330 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
331 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
332 #define CONFIG_SYS_L2_SIZE (256 << 10)
333 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
334 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
335 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
336 #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
337 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
338 #define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10)
339 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
340 #elif defined(CONFIG_NAND)
341 #ifdef CONFIG_TPL_BUILD
342 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
343 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
344 #define CONFIG_SYS_L2_SIZE (256 << 10)
345 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
346 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
347 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
348 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
349 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
350 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
351 #else
352 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
353 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
354 #define CONFIG_SYS_L2_SIZE (256 << 10)
355 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
356 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
357 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
358 #endif
359 #endif
360 #endif
361
362 /* Serial Port */
363 #define CONFIG_CONS_INDEX 1
364 #define CONFIG_SYS_NS16550_SERIAL
365 #define CONFIG_SYS_NS16550_REG_SIZE 1
366 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
367
368 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
369 #define CONFIG_NS16550_MIN_FUNCTIONS
370 #endif
371
372 #define CONFIG_SYS_BAUDRATE_TABLE \
373 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
374
375 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
376 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
377
378 #define CONFIG_SYS_I2C
379 #define CONFIG_SYS_I2C_FSL
380 #define CONFIG_SYS_FSL_I2C_SPEED 400000
381 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
382 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
383 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
384 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
385 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
386
387 /* I2C EEPROM */
388 /* enable read and write access to EEPROM */
389 #define CONFIG_CMD_EEPROM
390 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
391 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
392 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
393
394 /* eSPI - Enhanced SPI */
395 #define CONFIG_SF_DEFAULT_SPEED 10000000
396 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
397
398 #ifdef CONFIG_TSEC_ENET
399 #define CONFIG_MII /* MII PHY management */
400 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
401 #define CONFIG_TSEC1 1
402 #define CONFIG_TSEC1_NAME "eTSEC1"
403 #define CONFIG_TSEC2 1
404 #define CONFIG_TSEC2_NAME "eTSEC2"
405
406 /* Default mode is RGMII mode */
407 #define TSEC1_PHY_ADDR 0
408 #define TSEC2_PHY_ADDR 2
409
410 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
411 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
412
413 #define CONFIG_ETHPRIME "eTSEC1"
414
415 #define CONFIG_PHY_GIGE
416 #endif /* CONFIG_TSEC_ENET */
417
418 /*
419 * Environment
420 */
421 #if defined(CONFIG_SYS_RAMBOOT)
422 #if defined(CONFIG_RAMBOOT_SPIFLASH)
423 #define CONFIG_ENV_IS_IN_SPI_FLASH
424 #define CONFIG_ENV_SPI_BUS 0
425 #define CONFIG_ENV_SPI_CS 0
426 #define CONFIG_ENV_SPI_MAX_HZ 10000000
427 #define CONFIG_ENV_SPI_MODE 0
428 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
429 #define CONFIG_ENV_SECT_SIZE 0x10000
430 #define CONFIG_ENV_SIZE 0x2000
431 #endif
432 #elif defined(CONFIG_NAND)
433 #define CONFIG_ENV_IS_IN_NAND
434 #ifdef CONFIG_TPL_BUILD
435 #define CONFIG_ENV_SIZE 0x2000
436 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
437 #else
438 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
439 #define CONFIG_ENV_RANGE CONFIG_ENV_SIZE
440 #endif
441 #define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE
442 #else
443 #define CONFIG_ENV_IS_IN_FLASH
444 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
445 #define CONFIG_ENV_SIZE 0x2000
446 #define CONFIG_ENV_SECT_SIZE 0x20000
447 #endif
448
449 #define CONFIG_LOADS_ECHO
450 #define CONFIG_SYS_LOADS_BAUD_CHANGE
451
452 /*
453 * Command line configuration.
454 */
455 #define CONFIG_CMD_ERRATA
456 #define CONFIG_CMD_IRQ
457 #define CONFIG_CMD_REGINFO
458
459 /* Hash command with SHA acceleration supported in hardware */
460 #ifdef CONFIG_FSL_CAAM
461 #define CONFIG_CMD_HASH
462 #define CONFIG_SHA_HW_ACCEL
463 #endif
464
465 /*
466 * Miscellaneous configurable options
467 */
468 #define CONFIG_SYS_LONGHELP /* undef to save memory */
469 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
470 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
471 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
472
473 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
474 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
475 /* Print Buffer Size */
476 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
477 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
478
479 /*
480 * For booting Linux, the board info and command line data
481 * have to be in the first 64 MB of memory, since this is
482 * the maximum mapped by the Linux kernel during initialization.
483 */
484 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
485 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
486
487 /*
488 * Environment Configuration
489 */
490
491 #ifdef CONFIG_TSEC_ENET
492 #define CONFIG_HAS_ETH0
493 #define CONFIG_HAS_ETH1
494 #endif
495
496 #define CONFIG_ROOTPATH "/opt/nfsroot"
497 #define CONFIG_BOOTFILE "uImage"
498 #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
499
500 /* default location for tftp and bootm */
501 #define CONFIG_LOADADDR 1000000
502
503
504 #define CONFIG_BAUDRATE 115200
505
506 #define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on
507
508 #define CONFIG_EXTRA_ENV_SETTINGS \
509 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
510 "netdev=eth0\0" \
511 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
512 "loadaddr=1000000\0" \
513 "consoledev=ttyS0\0" \
514 "ramdiskaddr=2000000\0" \
515 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
516 "fdtaddr=1e00000\0" \
517 "fdtfile=name/of/device-tree.dtb\0" \
518 "othbootargs=ramdisk_size=600000\0" \
519
520 #define CONFIG_RAMBOOTCOMMAND \
521 "setenv bootargs root=/dev/ram rw " \
522 "console=$consoledev,$baudrate $othbootargs; " \
523 "tftp $ramdiskaddr $ramdiskfile;" \
524 "tftp $loadaddr $bootfile;" \
525 "tftp $fdtaddr $fdtfile;" \
526 "bootm $loadaddr $ramdiskaddr $fdtaddr"
527
528 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
529
530 #include <asm/fsl_secure_boot.h>
531
532 #endif /* __CONFIG_H */