]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/C29XPCIE.h
Merge branch 'master' of git://www.denx.de/git/u-boot-imx
[people/ms/u-boot.git] / include / configs / C29XPCIE.h
1 /*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * C29XPCIE board configuration file
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #define CONFIG_PHYS_64BIT
15
16 #ifdef CONFIG_C29XPCIE
17 #define CONFIG_PPC_C29X
18 #endif
19
20 #ifdef CONFIG_SPIFLASH
21 #define CONFIG_RAMBOOT_SPIFLASH
22 #define CONFIG_SYS_TEXT_BASE 0x11000000
23 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
24 #endif
25
26 #ifdef CONFIG_NAND
27 #ifdef CONFIG_TPL_BUILD
28 #define CONFIG_SPL_NAND_BOOT
29 #define CONFIG_SPL_FLUSH_IMAGE
30 #define CONFIG_SPL_ENV_SUPPORT
31 #define CONFIG_SPL_NAND_INIT
32 #define CONFIG_SPL_SERIAL_SUPPORT
33 #define CONFIG_SPL_LIBGENERIC_SUPPORT
34 #define CONFIG_SPL_LIBCOMMON_SUPPORT
35 #define CONFIG_SPL_I2C_SUPPORT
36 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
37 #define CONFIG_SPL_NAND_SUPPORT
38 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
39 #define CONFIG_SPL_COMMON_INIT_DDR
40 #define CONFIG_SPL_MAX_SIZE (128 << 10)
41 #define CONFIG_SPL_TEXT_BASE 0xf8f81000
42 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
43 #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
44 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
45 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
46 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
47 #elif defined(CONFIG_SPL_BUILD)
48 #define CONFIG_SPL_INIT_MINIMAL
49 #define CONFIG_SPL_SERIAL_SUPPORT
50 #define CONFIG_SPL_NAND_SUPPORT
51 #define CONFIG_SPL_NAND_MINIMAL
52 #define CONFIG_SPL_FLUSH_IMAGE
53 #define CONFIG_SPL_TEXT_BASE 0xff800000
54 #define CONFIG_SPL_MAX_SIZE 8192
55 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
56 #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
57 #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
58 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
59 #endif
60 #define CONFIG_SPL_PAD_TO 0x20000
61 #define CONFIG_TPL_PAD_TO 0x20000
62 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
63 #define CONFIG_SYS_TEXT_BASE 0x11001000
64 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
65 #endif
66
67 #ifndef CONFIG_SYS_TEXT_BASE
68 #define CONFIG_SYS_TEXT_BASE 0xeff40000
69 #endif
70
71 #ifndef CONFIG_RESET_VECTOR_ADDRESS
72 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
73 #endif
74
75 #ifdef CONFIG_SPL_BUILD
76 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
77 #else
78 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
79 #endif
80
81 #ifdef CONFIG_SPL_BUILD
82 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
83 #endif
84
85 /* High Level Configuration Options */
86 #define CONFIG_BOOKE /* BOOKE */
87 #define CONFIG_E500 /* BOOKE e500 family */
88 #define CONFIG_FSL_IFC /* Enable IFC Support */
89 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
90 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
91
92 #define CONFIG_PCI /* Enable PCI/PCIE */
93 #ifdef CONFIG_PCI
94 #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
95 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
96 #define CONFIG_PCI_INDIRECT_BRIDGE
97 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
98 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
99
100 #define CONFIG_CMD_NET
101 #define CONFIG_CMD_PCI
102
103 #define CONFIG_E1000
104
105 /*
106 * PCI Windows
107 * Memory space is mapped 1-1, but I/O space must start from 0.
108 */
109 /* controller 1, Slot 1, tgtid 1, Base address a000 */
110 #define CONFIG_SYS_PCIE1_NAME "Slot 1"
111 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
112 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
113 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
114 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
115 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
116 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
117 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
118 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
119
120 #define CONFIG_PCI_PNP /* do pci plug-and-play */
121
122 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
123 #define CONFIG_DOS_PARTITION
124 #endif
125
126 #define CONFIG_FSL_LAW /* Use common FSL init code */
127 #define CONFIG_TSEC_ENET
128 #define CONFIG_ENV_OVERWRITE
129
130 #define CONFIG_DDR_CLK_FREQ 100000000
131 #define CONFIG_SYS_CLK_FREQ 66666666
132
133 #define CONFIG_HWCONFIG
134
135 /*
136 * These can be toggled for performance analysis, otherwise use default.
137 */
138 #define CONFIG_L2_CACHE /* toggle L2 cache */
139 #define CONFIG_BTB /* toggle branch predition */
140
141 #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
142
143 #define CONFIG_ENABLE_36BIT_PHYS
144
145 #define CONFIG_ADDR_MAP 1
146 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
147
148 #define CONFIG_SYS_MEMTEST_START 0x00200000
149 #define CONFIG_SYS_MEMTEST_END 0x00400000
150 #define CONFIG_PANIC_HANG
151
152 /* DDR Setup */
153 #define CONFIG_SYS_FSL_DDR3
154 #define CONFIG_DDR_SPD
155 #define CONFIG_SYS_SPD_BUS_NUM 0
156 #define SPD_EEPROM_ADDRESS 0x50
157 #define CONFIG_SYS_DDR_RAW_TIMING
158
159 /* DDR ECC Setup*/
160 #define CONFIG_DDR_ECC
161 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
162 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
163
164 #define CONFIG_SYS_SDRAM_SIZE 512
165 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
166 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
167
168 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
169 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
170
171 #define CONFIG_SYS_CCSRBAR 0xffe00000
172 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
173
174 /* Platform SRAM setting */
175 #define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000
176 #define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
177 (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
178 #define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10)
179
180 #ifdef CONFIG_SPL_BUILD
181 #define CONFIG_SYS_NO_FLASH
182 #endif
183
184 /*
185 * IFC Definitions
186 */
187 /* NOR Flash on IFC */
188 #define CONFIG_SYS_FLASH_BASE 0xec000000
189 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
190
191 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
192
193 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
194 #define CONFIG_SYS_MAX_FLASH_BANKS 1
195
196 #define CONFIG_SYS_FLASH_QUIET_TEST
197 #define CONFIG_FLASH_SHOW_PROGRESS 45
198 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */
199 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */
200
201 /* 16Bit NOR Flash - S29GL512S10TFI01 */
202 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
203 CSPR_PORT_SIZE_16 | \
204 CSPR_MSEL_NOR | \
205 CSPR_V)
206 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024)
207 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
208
209 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
210 FTIM0_NOR_TEADC(0x5) | \
211 FTIM0_NOR_TEAHC(0x5))
212 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
213 FTIM1_NOR_TRAD_NOR(0x1A) |\
214 FTIM1_NOR_TSEQRAD_NOR(0x13))
215 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
216 FTIM2_NOR_TCH(0x4) | \
217 FTIM2_NOR_TWPH(0x0E) | \
218 FTIM2_NOR_TWP(0x1c))
219 #define CONFIG_SYS_NOR_FTIM3 0x0
220
221 /* CFI for NOR Flash */
222 #define CONFIG_FLASH_CFI_DRIVER
223 #define CONFIG_SYS_FLASH_CFI
224 #define CONFIG_SYS_FLASH_EMPTY_INFO
225 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
226
227 /* NAND Flash on IFC */
228 #define CONFIG_NAND_FSL_IFC
229 #define CONFIG_SYS_NAND_BASE 0xff800000
230 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
231
232 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
233
234 #define CONFIG_SYS_MAX_NAND_DEVICE 1
235 #define CONFIG_MTD_NAND_VERIFY_WRITE
236 #define CONFIG_CMD_NAND
237 #define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024)
238
239 /* 8Bit NAND Flash - K9F1G08U0B */
240 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
241 | CSPR_PORT_SIZE_8 \
242 | CSPR_MSEL_NAND \
243 | CSPR_V)
244 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
245 #define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */
246 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
247 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
248 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
249 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
250 | CSOR_NAND_PGS_8K /* Page Size = 8K */ \
251 | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
252 | CSOR_NAND_PB(128)) /*128 Pages Per Block*/
253 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \
254 FTIM0_NAND_TWP(0x0c) | \
255 FTIM0_NAND_TWCHT(0x08) | \
256 FTIM0_NAND_TWH(0x06))
257 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \
258 FTIM1_NAND_TWBE(0x1d) | \
259 FTIM1_NAND_TRR(0x08) | \
260 FTIM1_NAND_TRP(0x0c))
261 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \
262 FTIM2_NAND_TREH(0x0a) | \
263 FTIM2_NAND_TWHRE(0x18))
264 #define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04))
265
266 #define CONFIG_SYS_NAND_DDR_LAW 11
267
268 /* Set up IFC registers for boot location NOR/NAND */
269 #ifdef CONFIG_NAND
270 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
271 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
272 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
273 #define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE
274 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
275 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
276 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
277 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
278 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
279 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
280 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
281 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
282 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
283 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
284 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
285 #else
286 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
287 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
288 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
289 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
290 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
291 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
292 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
293 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
294 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
295 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
296 #define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE
297 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
298 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
299 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
300 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
301 #endif
302
303 /* CPLD on IFC, selected by CS2 */
304 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
305 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \
306 | CONFIG_SYS_CPLD_BASE)
307
308 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
309 | CSPR_PORT_SIZE_8 \
310 | CSPR_MSEL_GPCM \
311 | CSPR_V)
312 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
313 #define CONFIG_SYS_CSOR2 0x0
314 /* CPLD Timing parameters for IFC CS2 */
315 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
316 FTIM0_GPCM_TEADC(0x0e) | \
317 FTIM0_GPCM_TEAHC(0x0e))
318 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
319 FTIM1_GPCM_TRAD(0x1f))
320 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
321 FTIM2_GPCM_TCH(0x8) | \
322 FTIM2_GPCM_TWP(0x1f))
323 #define CONFIG_SYS_CS2_FTIM3 0x0
324
325 #if defined(CONFIG_RAMBOOT_SPIFLASH)
326 #define CONFIG_SYS_RAMBOOT
327 #define CONFIG_SYS_EXTRA_ENV_RELOC
328 #endif
329
330 #define CONFIG_BOARD_EARLY_INIT_R
331
332 #define CONFIG_SYS_INIT_RAM_LOCK
333 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
334 #define CONFIG_SYS_INIT_RAM_END 0x00004000
335
336 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \
337 - GENERATED_GBL_DATA_SIZE)
338 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
339
340 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
341 #define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024)
342
343 /*
344 * Config the L2 Cache as L2 SRAM
345 */
346 #if defined(CONFIG_SPL_BUILD)
347 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
348 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
349 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
350 #define CONFIG_SYS_L2_SIZE (256 << 10)
351 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
352 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
353 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
354 #define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
355 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
356 #define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10)
357 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
358 #elif defined(CONFIG_NAND)
359 #ifdef CONFIG_TPL_BUILD
360 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
361 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
362 #define CONFIG_SYS_L2_SIZE (256 << 10)
363 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
364 #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
365 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
366 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
367 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
368 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
369 #else
370 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
371 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
372 #define CONFIG_SYS_L2_SIZE (256 << 10)
373 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
374 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
375 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
376 #endif
377 #endif
378 #endif
379
380 /* Serial Port */
381 #define CONFIG_CONS_INDEX 1
382 #define CONFIG_SYS_NS16550
383 #define CONFIG_SYS_NS16550_SERIAL
384 #define CONFIG_SYS_NS16550_REG_SIZE 1
385 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
386
387 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
388 #define CONFIG_NS16550_MIN_FUNCTIONS
389 #endif
390
391 #define CONFIG_SERIAL_MULTI /* Enable both serial ports */
392 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
393
394 #define CONFIG_SYS_BAUDRATE_TABLE \
395 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
396
397 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
398 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
399
400 /* Use the HUSH parser */
401 #define CONFIG_SYS_HUSH_PARSER
402
403 /*
404 * Pass open firmware flat tree
405 */
406 #define CONFIG_OF_LIBFDT
407 #define CONFIG_OF_BOARD_SETUP
408 #define CONFIG_OF_STDOUT_VIA_ALIAS
409
410 /* new uImage format support */
411 #define CONFIG_FIT
412 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
413
414 #define CONFIG_SYS_I2C
415 #define CONFIG_SYS_I2C_FSL
416 #define CONFIG_SYS_FSL_I2C_SPEED 400000
417 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
418 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
419 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
420 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
421 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
422
423 /* I2C EEPROM */
424 /* enable read and write access to EEPROM */
425 #define CONFIG_CMD_EEPROM
426 #define CONFIG_SYS_I2C_MULTI_EEPROMS
427 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
428 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
429 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
430
431 #define CONFIG_CMD_I2C
432
433 /* eSPI - Enhanced SPI */
434 #define CONFIG_FSL_ESPI
435 #define CONFIG_SPI_FLASH
436 #define CONFIG_SPI_FLASH_SPANSION
437 #define CONFIG_SPI_FLASH_EON
438 #define CONFIG_CMD_SF
439 #define CONFIG_SF_DEFAULT_SPEED 10000000
440 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
441
442 #ifdef CONFIG_TSEC_ENET
443 #define CONFIG_NET_MULTI
444 #define CONFIG_MII /* MII PHY management */
445 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
446 #define CONFIG_TSEC1 1
447 #define CONFIG_TSEC1_NAME "eTSEC1"
448 #define CONFIG_TSEC2 1
449 #define CONFIG_TSEC2_NAME "eTSEC2"
450
451 /* Default mode is RGMII mode */
452 #define TSEC1_PHY_ADDR 0
453 #define TSEC2_PHY_ADDR 2
454
455 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
456 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
457
458 #define CONFIG_ETHPRIME "eTSEC1"
459
460 #define CONFIG_PHY_GIGE
461 #endif /* CONFIG_TSEC_ENET */
462
463 /*
464 * Environment
465 */
466 #if defined(CONFIG_SYS_RAMBOOT)
467 #if defined(CONFIG_RAMBOOT_SPIFLASH)
468 #define CONFIG_ENV_IS_IN_SPI_FLASH
469 #define CONFIG_ENV_SPI_BUS 0
470 #define CONFIG_ENV_SPI_CS 0
471 #define CONFIG_ENV_SPI_MAX_HZ 10000000
472 #define CONFIG_ENV_SPI_MODE 0
473 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
474 #define CONFIG_ENV_SECT_SIZE 0x10000
475 #define CONFIG_ENV_SIZE 0x2000
476 #endif
477 #elif defined(CONFIG_NAND)
478 #define CONFIG_ENV_IS_IN_NAND
479 #ifdef CONFIG_TPL_BUILD
480 #define CONFIG_ENV_SIZE 0x2000
481 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
482 #else
483 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
484 #define CONFIG_ENV_RANGE CONFIG_ENV_SIZE
485 #endif
486 #define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE
487 #else
488 #define CONFIG_ENV_IS_IN_FLASH
489 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
490 #define CONFIG_ENV_SIZE 0x2000
491 #define CONFIG_ENV_SECT_SIZE 0x20000
492 #endif
493
494 #define CONFIG_LOADS_ECHO
495 #define CONFIG_SYS_LOADS_BAUD_CHANGE
496
497 /*
498 * Command line configuration.
499 */
500 #include <config_cmd_default.h>
501
502 #define CONFIG_CMD_ERRATA
503 #define CONFIG_CMD_ELF
504 #define CONFIG_CMD_IRQ
505 #define CONFIG_CMD_MII
506 #define CONFIG_CMD_PING
507 #define CONFIG_CMD_SETEXPR
508 #define CONFIG_CMD_REGINFO
509
510 /* Hash command with SHA acceleration supported in hardware */
511 #ifdef CONFIG_FSL_CAAM
512 #define CONFIG_CMD_HASH
513 #define CONFIG_SHA_HW_ACCEL
514 #endif
515
516 /*
517 * Miscellaneous configurable options
518 */
519 #define CONFIG_SYS_LONGHELP /* undef to save memory */
520 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
521 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
522 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
523
524 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
525 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
526 /* Print Buffer Size */
527 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
528 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
529
530 /*
531 * For booting Linux, the board info and command line data
532 * have to be in the first 64 MB of memory, since this is
533 * the maximum mapped by the Linux kernel during initialization.
534 */
535 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
536 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
537
538 /*
539 * Environment Configuration
540 */
541
542 #ifdef CONFIG_TSEC_ENET
543 #define CONFIG_HAS_ETH0
544 #define CONFIG_HAS_ETH1
545 #endif
546
547 #define CONFIG_ROOTPATH "/opt/nfsroot"
548 #define CONFIG_BOOTFILE "uImage"
549 #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
550
551 /* default location for tftp and bootm */
552 #define CONFIG_LOADADDR 1000000
553
554 #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */
555
556 #define CONFIG_BAUDRATE 115200
557
558 #define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on
559
560 #define CONFIG_EXTRA_ENV_SETTINGS \
561 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
562 "netdev=eth0\0" \
563 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
564 "loadaddr=1000000\0" \
565 "consoledev=ttyS0\0" \
566 "ramdiskaddr=2000000\0" \
567 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
568 "fdtaddr=c00000\0" \
569 "fdtfile=name/of/device-tree.dtb\0" \
570 "othbootargs=ramdisk_size=600000\0" \
571
572 #define CONFIG_RAMBOOTCOMMAND \
573 "setenv bootargs root=/dev/ram rw " \
574 "console=$consoledev,$baudrate $othbootargs; " \
575 "tftp $ramdiskaddr $ramdiskfile;" \
576 "tftp $loadaddr $bootfile;" \
577 "tftp $fdtaddr $fdtfile;" \
578 "bootm $loadaddr $ramdiskaddr $fdtaddr"
579
580 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
581
582 #endif /* __CONFIG_H */