]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/MIP405.h
configs: Re-sync HUSH options
[people/ms/u-boot.git] / include / configs / MIP405.h
1 /*
2 * (C) Copyright 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 /*
9 * board/config.h - configuration options, board specific
10 */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 /***********************************************************
16 * High Level Configuration Options
17 * (easy to change)
18 ***********************************************************/
19 #define CONFIG_405GP 1 /* This is a PPC405 CPU */
20 #define CONFIG_MIP405 1 /* ...on a MIP405 board */
21
22 #define CONFIG_SYS_TEXT_BASE 0xFFF80000
23
24
25 /***********************************************************
26 * Note that it may also be a MIP405T board which is a subset of the
27 * MIP405
28 ***********************************************************/
29 /***********************************************************
30 * WARNING:
31 * CONFIG_BOOT_PCI is only used for first boot-up and should
32 * NOT be enabled for production bootloader
33 ***********************************************************/
34 /*#define CONFIG_BOOT_PCI 1*/
35 /***********************************************************
36 * Clock
37 ***********************************************************/
38 #define CONFIG_SYS_CLK_FREQ 33000000 /* external frequency to pll */
39
40
41 /*
42 * BOOTP options
43 */
44 #define CONFIG_BOOTP_BOOTFILESIZE
45 #define CONFIG_BOOTP_BOOTPATH
46 #define CONFIG_BOOTP_GATEWAY
47 #define CONFIG_BOOTP_HOSTNAME
48
49
50 /*
51 * Command line configuration.
52 */
53 #define CONFIG_CMD_CACHE
54 #define CONFIG_CMD_DATE
55 #define CONFIG_CMD_DHCP
56 #define CONFIG_CMD_EEPROM
57 #define CONFIG_CMD_FAT
58 #define CONFIG_CMD_I2C
59 #define CONFIG_CMD_IDE
60 #define CONFIG_CMD_IRQ
61 #define CONFIG_CMD_JFFS2
62 #define CONFIG_CMD_MII
63 #define CONFIG_CMD_PCI
64 #define CONFIG_CMD_PING
65 #define CONFIG_CMD_REGINFO
66 #define CONFIG_CMD_SAVES
67 #define CONFIG_CMD_BSP
68
69 #if !defined(CONFIG_MIP405T)
70 #define CONFIG_CMD_USB
71 #endif
72
73
74 /**************************************************************
75 * I2C Stuff:
76 * the MIP405 is equiped with an Atmel 24C128/256 EEPROM at address
77 * 0x53.
78 * The Atmel EEPROM uses 16Bit addressing.
79 ***************************************************************/
80
81 #define CONFIG_SYS_I2C
82 #define CONFIG_SYS_I2C_PPC4XX
83 #define CONFIG_SYS_I2C_PPC4XX_CH0
84 #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 50000
85 #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
86
87 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x53 /* EEPROM 24C128/256 */
88 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
89 /* mask of address bits that overflow into the "EEPROM chip address" */
90 #undef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
91 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6 /* The Atmel 24C128/256 has */
92 /* 64 byte page write mode using*/
93 /* last 6 bits of the address */
94 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
95
96
97 #define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
98 #define CONFIG_ENV_OFFSET 0x00000 /* environment starts at the beginning of the EEPROM */
99 #define CONFIG_ENV_SIZE 0x00800 /* 2k bytes may be used for env vars */
100
101 /***************************************************************
102 * Definitions for Serial Presence Detect EEPROM address
103 * (to get SDRAM settings)
104 ***************************************************************/
105 /*#define SDRAM_EEPROM_WRITE_ADDRESS 0xA0
106 #define SDRAM_EEPROM_READ_ADDRESS 0xA1
107 */
108 /**************************************************************
109 * Environment definitions
110 **************************************************************/
111 #define CONFIG_BAUDRATE 9600 /* STD Baudrate */
112 #define CONFIG_BOOTDELAY 5
113 /* autoboot (do NOT change this set environment variable "bootdelay" to -1 instead) */
114 /* #define CONFIG_BOOT_RETRY_TIME -10 /XXX* feature is available but not enabled */
115 #define CONFIG_ZERO_BOOTDELAY_CHECK /* check console even if bootdelay = 0 */
116
117 #define CONFIG_BOOTCOMMAND "diskboot 400000 0:1; bootm" /* autoboot command */
118 #define CONFIG_BOOTARGS "console=ttyS0,9600 root=/dev/hda5" /* boot arguments */
119
120 #define CONFIG_IPADDR 10.0.0.100
121 #define CONFIG_SERVERIP 10.0.0.1
122 #define CONFIG_PREBOOT
123 /***************************************************************
124 * defines if the console is stored in the environment
125 ***************************************************************/
126 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
127 /***************************************************************
128 * defines if an overwrite_console function exists
129 *************************************************************/
130 #define CONFIG_SYS_CONSOLE_OVERWRITE_ROUTINE
131 #define CONFIG_SYS_CONSOLE_INFO_QUIET
132 /***************************************************************
133 * defines if the overwrite_console should be stored in the
134 * environment
135 **************************************************************/
136 #undef CONFIG_SYS_CONSOLE_ENV_OVERWRITE
137
138 /**************************************************************
139 * loads config
140 *************************************************************/
141 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
142 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
143
144 #define CONFIG_MISC_INIT_R
145 /***********************************************************
146 * Miscellaneous configurable options
147 **********************************************************/
148 #define CONFIG_SYS_LONGHELP /* undef to save memory */
149 #if defined(CONFIG_CMD_KGDB)
150 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
151 #else
152 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
153 #endif
154 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
155 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
156 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
157
158 #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
159 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 1 ... 12 MB in DRAM */
160
161 #define CONFIG_CONS_INDEX 1 /* Use UART0 */
162 #define CONFIG_SYS_NS16550_SERIAL
163 #define CONFIG_SYS_NS16550_REG_SIZE 1
164 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
165
166 #undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
167 #define CONFIG_SYS_BASE_BAUD 916667
168
169 /* The following table includes the supported baudrates */
170 #define CONFIG_SYS_BAUDRATE_TABLE \
171 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
172 57600, 115200, 230400, 460800, 921600 }
173
174 #define CONFIG_SYS_LOAD_ADDR 0x400000 /* default load address */
175 #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
176
177 /*-----------------------------------------------------------------------
178 * PCI stuff
179 *-----------------------------------------------------------------------
180 */
181 #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
182 #define PCI_HOST_FORCE 1 /* configure as pci host */
183 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
184
185 #define CONFIG_PCI /* include pci support */
186 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
187 #define CONFIG_PCI_HOST PCI_HOST_FORCE /* configure as pci-host */
188 #define CONFIG_PCI_PNP /* pci plug-and-play */
189 /* resource configuration */
190 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x0000 /* PCI Vendor ID: to-do!!! */
191 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0000 /* PCI Device ID: to-do!!! */
192 #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
193 #define CONFIG_SYS_PCI_PTM1MS 0x80000001 /* 2GB, enable hard-wired to 1 */
194 #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
195 #define CONFIG_SYS_PCI_PTM2LA 0x00000000 /* disabled */
196 #define CONFIG_SYS_PCI_PTM2MS 0x00000000 /* disabled */
197 #define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
198
199 /*-----------------------------------------------------------------------
200 * Start addresses for the final memory configuration
201 * (Set up by the startup code)
202 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
203 */
204 #define CONFIG_SYS_SDRAM_BASE 0x00000000
205 #define CONFIG_SYS_FLASH_BASE 0xFFF80000
206 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
207 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Monitor */
208 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserve 1024 kB for malloc() */
209
210 /*
211 * For booting Linux, the board info and command line data
212 * have to be in the first 8 MB of memory, since this is
213 * the maximum mapped by the Linux kernel during initialization.
214 */
215 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
216 /*-----------------------------------------------------------------------
217 * FLASH organization
218 */
219 #define CONFIG_SYS_UPDATE_FLASH_SIZE
220 #define CONFIG_SYS_FLASH_PROTECTION
221 #define CONFIG_SYS_FLASH_EMPTY_INFO
222
223 #define CONFIG_SYS_FLASH_CFI
224 #define CONFIG_FLASH_CFI_DRIVER
225
226 #define CONFIG_FLASH_SHOW_PROGRESS 45
227
228 #define CONFIG_SYS_MAX_FLASH_BANKS 1
229 #define CONFIG_SYS_MAX_FLASH_SECT 256
230
231 /*
232 * JFFS2 partitions
233 *
234 */
235 /* No command line, one static partition, whole device */
236 #undef CONFIG_CMD_MTDPARTS
237 #define CONFIG_JFFS2_DEV "nor0"
238 #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
239 #define CONFIG_JFFS2_PART_OFFSET 0x00000000
240
241 /* mtdparts command line support */
242 /* Note: fake mtd_id used, no linux mtd map file */
243 /*
244 #define CONFIG_CMD_MTDPARTS
245 #define MTDIDS_DEFAULT "nor0=mip405-0"
246 #define MTDPARTS_DEFAULT "mtdparts=mip405-0:-(jffs2)"
247 */
248
249 /*-----------------------------------------------------------------------
250 * Logbuffer Configuration
251 */
252 #undef CONFIG_LOGBUFFER /* supported but not enabled */
253 /*-----------------------------------------------------------------------
254 * Bootcountlimit Configuration
255 */
256 #undef CONFIG_BOOTCOUNT_LIMIT /* supported but not enabled */
257
258 /*-----------------------------------------------------------------------
259 * POST Configuration
260 */
261 #if 0 /* enable this if POST is desired (is supported but not enabled) */
262 #define CONFIG_POST (CONFIG_SYS_POST_MEMORY | \
263 CONFIG_SYS_POST_CPU | \
264 CONFIG_SYS_POST_RTC | \
265 CONFIG_SYS_POST_I2C)
266
267 #endif
268 /*
269 * Init Memory Controller:
270 */
271 #define FLASH_MAX_SIZE 0x00800000 /* 8MByte max */
272 #define FLASH_BASE_PRELIM 0xFF800000 /* open the flash CS */
273 /* Size: 0=1MB, 1=2MB, 2=4MB, 3=8MB, 4=16MB, 5=32MB, 6=64MB, 7=128MB */
274 #define FLASH_SIZE_PRELIM 3 /* maximal flash FLASH size bank #0 */
275
276 #define CONFIG_BOARD_EARLY_INIT_F 1
277 #define CONFIG_BOARD_EARLY_INIT_R
278
279 /* Peripheral Bus Mapping */
280 #define PER_PLD_ADDR 0xF4000000 /* smallest window is 1MByte 0x10 0000*/
281 #define PER_UART0_ADDR 0xF4100000 /* smallest window is 1MByte 0x10 0000*/
282 #define PER_UART1_ADDR 0xF4200000 /* smallest window is 1MByte 0x10 0000*/
283
284 #define MULTI_PURPOSE_SOCKET_ADDR 0xF8000000
285 #define CONFIG_PORT_ADDR PER_PLD_ADDR + 5
286
287
288 /*-----------------------------------------------------------------------
289 * Definitions for initial stack pointer and data area (in On Chip SRAM)
290 */
291 #define CONFIG_SYS_TEMP_STACK_OCM 1
292 #define CONFIG_SYS_OCM_DATA_ADDR 0xF0000000
293 #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
294 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of On Chip SRAM */
295 #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE /* Size of On Chip SRAM */
296 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
297 /* reserve some memory for POST and BOOT limit info */
298 #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
299
300 #ifdef CONFIG_BOOTCOUNT_LIMIT /* reserve 2 word for bootcount limit */
301 #define CONFIG_SYS_BOOTCOUNT_ADDR (CONFIG_SYS_GBL_DATA_OFFSET - 12)
302 #endif
303
304 /***********************************************************************
305 * External peripheral base address
306 ***********************************************************************/
307 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS 0xE8000000
308
309 /***********************************************************************
310 * Last Stage Init
311 ***********************************************************************/
312 #define CONFIG_LAST_STAGE_INIT
313 /************************************************************
314 * Ethernet Stuff
315 ***********************************************************/
316 #define CONFIG_PPC4xx_EMAC
317 #define CONFIG_MII 1 /* MII PHY management */
318 #define CONFIG_PHY_ADDR 1 /* PHY address */
319 #define CONFIG_PHY_RESET_DELAY 300 /* Intel LXT971A needs this */
320 #define CONFIG_PHY_CMD_DELAY 40 /* Intel LXT971A needs this */
321 /************************************************************
322 * RTC
323 ***********************************************************/
324 #define CONFIG_RTC_MC146818
325 #undef CONFIG_WATCHDOG /* watchdog disabled */
326
327 /************************************************************
328 * IDE/ATA stuff
329 ************************************************************/
330 #if defined(CONFIG_MIP405T)
331 #define CONFIG_SYS_IDE_MAXBUS 1 /* MIP405T has only one IDE bus */
332 #else
333 #define CONFIG_SYS_IDE_MAXBUS 2 /* max. 2 IDE busses */
334 #endif
335
336 #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
337
338 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_ISA_IO_BASE_ADDRESS /* base address */
339 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
340 #define CONFIG_SYS_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
341 #define CONFIG_SYS_ATA_DATA_OFFSET 0 /* data reg offset */
342 #define CONFIG_SYS_ATA_REG_OFFSET 0 /* reg offset */
343 #define CONFIG_SYS_ATA_ALT_OFFSET 0x200 /* alternate register offset */
344
345 #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
346 #undef CONFIG_IDE_LED /* no led for ide supported */
347 #define CONFIG_IDE_RESET /* reset for ide supported... */
348 #define CONFIG_IDE_RESET_ROUTINE /* with a special reset function */
349 #define CONFIG_SUPPORT_VFAT
350 /************************************************************
351 * ATAPI support (experimental)
352 ************************************************************/
353 #define CONFIG_ATAPI /* enable ATAPI Support */
354
355 /************************************************************
356 * DISK Partition support
357 ************************************************************/
358 #define CONFIG_DOS_PARTITION
359 #define CONFIG_MAC_PARTITION
360 #define CONFIG_ISO_PARTITION /* Experimental */
361
362 /************************************************************
363 * Video support
364 ************************************************************/
365 #define CONFIG_VIDEO /*To enable video controller support */
366 #define CONFIG_VIDEO_CT69000
367 #define CONFIG_CFB_CONSOLE
368 #define CONFIG_VIDEO_LOGO
369 #define CONFIG_CONSOLE_EXTRA_INFO
370 #define CONFIG_VGA_AS_SINGLE_DEVICE
371 #define CONFIG_VIDEO_SW_CURSOR
372 #undef CONFIG_VIDEO_ONBOARD
373 /************************************************************
374 * USB support EXPERIMENTAL
375 ************************************************************/
376 #if !defined(CONFIG_MIP405T)
377 #define CONFIG_USB_UHCI
378 #define CONFIG_USB_KEYBOARD
379 #define CONFIG_USB_STORAGE
380
381 /* Enable needed helper functions */
382 #define CONFIG_SYS_STDIO_DEREGISTER /* needs stdio_deregister */
383 #endif
384 /************************************************************
385 * Debug support
386 ************************************************************/
387 #if defined(CONFIG_CMD_KGDB)
388 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
389 #endif
390
391 /************************************************************
392 * support BZIP2 compression
393 ************************************************************/
394 #define CONFIG_BZIP2 1
395
396 /************************************************************
397 * Ident
398 ************************************************************/
399
400 #define VERSION_TAG "released"
401 #if !defined(CONFIG_MIP405T)
402 #define CONFIG_ISO_STRING "MEV-10072-001"
403 #else
404 #define CONFIG_ISO_STRING "MEV-10082-001"
405 #endif
406
407 #if !defined(CONFIG_BOOT_PCI)
408 #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
409 #else
410 #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, PCI_BOOT Version"
411 #endif
412
413
414 #endif /* __CONFIG_H */