]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/MPC8315ERDB.h
mpc83xx: preempt premature board support removal by setting GENERIC_BOARD
[people/ms/u-boot.git] / include / configs / MPC8315ERDB.h
1 /*
2 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
3 *
4 * Dave Liu <daveliu@freescale.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 #define CONFIG_SYS_GENERIC_BOARD
13 #define CONFIG_DISPLAY_BOARDINFO
14
15 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
16 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
17 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
18 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
19 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
20
21 #ifndef CONFIG_SYS_TEXT_BASE
22 #define CONFIG_SYS_TEXT_BASE 0xFE000000
23 #endif
24
25 #ifndef CONFIG_SYS_MONITOR_BASE
26 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
27 #endif
28
29 /*
30 * High Level Configuration Options
31 */
32 #define CONFIG_E300 1 /* E300 family */
33 #define CONFIG_MPC831x 1 /* MPC831x CPU family */
34 #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
35 #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
36
37 /*
38 * System Clock Setup
39 */
40 #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
41 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
42
43 /*
44 * Hardware Reset Configuration Word
45 * if CLKIN is 66.66MHz, then
46 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
47 */
48 #define CONFIG_SYS_HRCW_LOW (\
49 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
50 HRCWL_DDR_TO_SCB_CLK_2X1 |\
51 HRCWL_SVCOD_DIV_2 |\
52 HRCWL_CSB_TO_CLKIN_2X1 |\
53 HRCWL_CORE_TO_CSB_3X1)
54 #define CONFIG_SYS_HRCW_HIGH_BASE (\
55 HRCWH_PCI_HOST |\
56 HRCWH_PCI1_ARBITER_ENABLE |\
57 HRCWH_CORE_ENABLE |\
58 HRCWH_BOOTSEQ_DISABLE |\
59 HRCWH_SW_WATCHDOG_DISABLE |\
60 HRCWH_TSEC1M_IN_RGMII |\
61 HRCWH_TSEC2M_IN_RGMII |\
62 HRCWH_BIG_ENDIAN |\
63 HRCWH_LALE_NORMAL)
64
65 #ifdef CONFIG_NAND_SPL
66 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
67 HRCWH_FROM_0XFFF00100 |\
68 HRCWH_ROM_LOC_NAND_SP_8BIT |\
69 HRCWH_RL_EXT_NAND)
70 #else
71 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
72 HRCWH_FROM_0X00000100 |\
73 HRCWH_ROM_LOC_LOCAL_16BIT |\
74 HRCWH_RL_EXT_LEGACY)
75 #endif
76
77 /*
78 * System IO Config
79 */
80 #define CONFIG_SYS_SICRH 0x00000000
81 #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
82
83 #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
84 #define CONFIG_HWCONFIG
85
86 /*
87 * IMMR new address
88 */
89 #define CONFIG_SYS_IMMR 0xE0000000
90
91 /*
92 * Arbiter Setup
93 */
94 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
95 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
96 #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
97
98 /*
99 * DDR Setup
100 */
101 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
102 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
103 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
104 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
105 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
106 | DDRCDR_PZ_LOZ \
107 | DDRCDR_NZ_LOZ \
108 | DDRCDR_ODT \
109 | DDRCDR_Q_DRN)
110 /* 0x7b880001 */
111 /*
112 * Manually set up DDR parameters
113 * consist of two chips HY5PS12621BFP-C4 from HYNIX
114 */
115 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
116 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
117 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
118 | CSCONFIG_ODT_RD_NEVER \
119 | CSCONFIG_ODT_WR_ONLY_CURRENT \
120 | CSCONFIG_ROW_BIT_13 \
121 | CSCONFIG_COL_BIT_10)
122 /* 0x80010102 */
123 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
124 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
125 | (0 << TIMING_CFG0_WRT_SHIFT) \
126 | (0 << TIMING_CFG0_RRT_SHIFT) \
127 | (0 << TIMING_CFG0_WWT_SHIFT) \
128 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
129 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
130 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
131 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
132 /* 0x00220802 */
133 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
134 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
135 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
136 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
137 | (6 << TIMING_CFG1_REFREC_SHIFT) \
138 | (2 << TIMING_CFG1_WRREC_SHIFT) \
139 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
140 | (2 << TIMING_CFG1_WRTORD_SHIFT))
141 /* 0x27256222 */
142 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
143 | (4 << TIMING_CFG2_CPO_SHIFT) \
144 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
145 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
146 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
147 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
148 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
149 /* 0x121048c5 */
150 #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
151 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
152 /* 0x03600100 */
153 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
154 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
155 | SDRAM_CFG_DBW_32)
156 /* 0x43080000 */
157 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
158 #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
159 | (0x0232 << SDRAM_MODE_SD_SHIFT))
160 /* ODT 150ohm CL=3, AL=1 on SDRAM */
161 #define CONFIG_SYS_DDR_MODE2 0x00000000
162
163 /*
164 * Memory test
165 */
166 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
167 #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
168 #define CONFIG_SYS_MEMTEST_END 0x00140000
169
170 /*
171 * The reserved memory
172 */
173 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
174 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
175
176 /*
177 * Initial RAM Base Address Setup
178 */
179 #define CONFIG_SYS_INIT_RAM_LOCK 1
180 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
181 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
182 #define CONFIG_SYS_GBL_DATA_OFFSET \
183 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
184
185 /*
186 * Local Bus Configuration & Clock Setup
187 */
188 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
189 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
190 #define CONFIG_SYS_LBC_LBCR 0x00040000
191 #define CONFIG_FSL_ELBC 1
192
193 /*
194 * FLASH on the Local Bus
195 */
196 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
197 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
198 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
199
200 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
201 #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
202 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
203
204 /* Window base at flash base */
205 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
206 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
207
208 #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
209 | BR_PS_16 /* 16 bit port */ \
210 | BR_MS_GPCM /* MSEL = GPCM */ \
211 | BR_V) /* valid */
212 #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
213 | OR_UPM_XAM \
214 | OR_GPCM_CSNT \
215 | OR_GPCM_ACS_DIV2 \
216 | OR_GPCM_XACS \
217 | OR_GPCM_SCY_15 \
218 | OR_GPCM_TRLX_SET \
219 | OR_GPCM_EHTR_SET \
220 | OR_GPCM_EAD)
221
222 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
223 /* 127 64KB sectors and 8 8KB top sectors per device */
224 #define CONFIG_SYS_MAX_FLASH_SECT 135
225
226 #undef CONFIG_SYS_FLASH_CHECKSUM
227 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
228 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
229
230 /*
231 * NAND Flash on the Local Bus
232 */
233
234 #ifdef CONFIG_NAND_SPL
235 #define CONFIG_SYS_NAND_BASE 0xFFF00000
236 #else
237 #define CONFIG_SYS_NAND_BASE 0xE0600000
238 #endif
239
240 #define CONFIG_MTD_DEVICE
241 #define CONFIG_MTD_PARTITION
242 #define CONFIG_CMD_MTDPARTS
243 #define MTDIDS_DEFAULT "nand0=e0600000.flash"
244 #define MTDPARTS_DEFAULT \
245 "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
246
247 #define CONFIG_SYS_MAX_NAND_DEVICE 1
248 #define CONFIG_MTD_NAND_VERIFY_WRITE 1
249 #define CONFIG_CMD_NAND 1
250 #define CONFIG_NAND_FSL_ELBC 1
251 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
252 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
253
254 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
255 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
256 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
257 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
258 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
259
260 #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
261 | BR_DECC_CHK_GEN /* Use HW ECC */ \
262 | BR_PS_8 /* 8 bit port */ \
263 | BR_MS_FCM /* MSEL = FCM */ \
264 | BR_V) /* valid */
265 #define CONFIG_SYS_NAND_OR_PRELIM \
266 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
267 | OR_FCM_CSCT \
268 | OR_FCM_CST \
269 | OR_FCM_CHT \
270 | OR_FCM_SCY_1 \
271 | OR_FCM_TRLX \
272 | OR_FCM_EHTR)
273 /* 0xFFFF8396 */
274
275 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
276 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
277 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
278 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
279
280 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
281 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
282
283 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
284 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
285
286 #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
287 !defined(CONFIG_NAND_SPL)
288 #define CONFIG_SYS_RAMBOOT
289 #else
290 #undef CONFIG_SYS_RAMBOOT
291 #endif
292
293 /*
294 * Serial Port
295 */
296 #define CONFIG_CONS_INDEX 1
297 #define CONFIG_SYS_NS16550
298 #define CONFIG_SYS_NS16550_SERIAL
299 #define CONFIG_SYS_NS16550_REG_SIZE 1
300 #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
301
302 #define CONFIG_SYS_BAUDRATE_TABLE \
303 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
304
305 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
306 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
307
308 /* Use the HUSH parser */
309 #define CONFIG_SYS_HUSH_PARSER
310
311 /* Pass open firmware flat tree */
312 #define CONFIG_OF_LIBFDT 1
313 #define CONFIG_OF_BOARD_SETUP 1
314 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
315
316 /* I2C */
317 #define CONFIG_SYS_I2C
318 #define CONFIG_SYS_I2C_FSL
319 #define CONFIG_SYS_FSL_I2C_SPEED 400000
320 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
321 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
322 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
323
324 /*
325 * Board info - revision and where boot from
326 */
327 #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
328
329 /*
330 * Config on-board RTC
331 */
332 #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
333 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
334
335 /*
336 * General PCI
337 * Addresses are mapped 1-1.
338 */
339 #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
340 #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
341 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
342 #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
343 #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
344 #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
345 #define CONFIG_SYS_PCI_IO_BASE 0x00000000
346 #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
347 #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
348
349 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
350 #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
351 #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
352
353 #define CONFIG_SYS_PCIE1_BASE 0xA0000000
354 #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
355 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
356 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
357 #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
358 #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
359 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
360 #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
361 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
362
363 #define CONFIG_SYS_PCIE2_BASE 0xC0000000
364 #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
365 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
366 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
367 #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
368 #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
369 #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
370 #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
371 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
372
373 #define CONFIG_PCI
374 #define CONFIG_PCI_INDIRECT_BRIDGE
375 #define CONFIG_PCIE
376
377 #define CONFIG_PCI_PNP /* do pci plug-and-play */
378
379 #define CONFIG_EEPRO100
380 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
381 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
382
383 #define CONFIG_HAS_FSL_DR_USB
384 #define CONFIG_SYS_SCCR_USBDRCM 3
385
386 #define CONFIG_CMD_USB
387 #define CONFIG_USB_STORAGE
388 #define CONFIG_USB_EHCI
389 #define CONFIG_USB_EHCI_FSL
390 #define CONFIG_USB_PHY_TYPE "utmi"
391 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
392
393 /*
394 * TSEC
395 */
396 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
397 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
398 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
399 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
400 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
401
402 /*
403 * TSEC ethernet configuration
404 */
405 #define CONFIG_MII 1 /* MII PHY management */
406 #define CONFIG_TSEC1 1
407 #define CONFIG_TSEC1_NAME "eTSEC0"
408 #define CONFIG_TSEC2 1
409 #define CONFIG_TSEC2_NAME "eTSEC1"
410 #define TSEC1_PHY_ADDR 0
411 #define TSEC2_PHY_ADDR 1
412 #define TSEC1_PHYIDX 0
413 #define TSEC2_PHYIDX 0
414 #define TSEC1_FLAGS TSEC_GIGABIT
415 #define TSEC2_FLAGS TSEC_GIGABIT
416
417 /* Options are: eTSEC[0-1] */
418 #define CONFIG_ETHPRIME "eTSEC1"
419
420 /*
421 * SATA
422 */
423 #define CONFIG_LIBATA
424 #define CONFIG_FSL_SATA
425
426 #define CONFIG_SYS_SATA_MAX_DEVICE 2
427 #define CONFIG_SATA1
428 #define CONFIG_SYS_SATA1_OFFSET 0x18000
429 #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
430 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
431 #define CONFIG_SATA2
432 #define CONFIG_SYS_SATA2_OFFSET 0x19000
433 #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
434 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
435
436 #ifdef CONFIG_FSL_SATA
437 #define CONFIG_LBA48
438 #define CONFIG_CMD_SATA
439 #define CONFIG_DOS_PARTITION
440 #define CONFIG_CMD_EXT2
441 #endif
442
443 /*
444 * Environment
445 */
446 #if !defined(CONFIG_SYS_RAMBOOT)
447 #define CONFIG_ENV_IS_IN_FLASH 1
448 #define CONFIG_ENV_ADDR \
449 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
450 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
451 #define CONFIG_ENV_SIZE 0x2000
452 #else
453 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
454 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
455 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
456 #define CONFIG_ENV_SIZE 0x2000
457 #endif
458
459 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
460 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
461
462 /*
463 * BOOTP options
464 */
465 #define CONFIG_BOOTP_BOOTFILESIZE
466 #define CONFIG_BOOTP_BOOTPATH
467 #define CONFIG_BOOTP_GATEWAY
468 #define CONFIG_BOOTP_HOSTNAME
469
470 /*
471 * Command line configuration.
472 */
473 #include <config_cmd_default.h>
474
475 #define CONFIG_CMD_PING
476 #define CONFIG_CMD_I2C
477 #define CONFIG_CMD_MII
478 #define CONFIG_CMD_DATE
479 #define CONFIG_CMD_PCI
480
481 #if defined(CONFIG_SYS_RAMBOOT)
482 #undef CONFIG_CMD_SAVEENV
483 #undef CONFIG_CMD_LOADS
484 #endif
485
486 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
487 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
488
489 #undef CONFIG_WATCHDOG /* watchdog disabled */
490
491 /*
492 * Miscellaneous configurable options
493 */
494 #define CONFIG_SYS_LONGHELP /* undef to save memory */
495 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
496
497 #if defined(CONFIG_CMD_KGDB)
498 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
499 #else
500 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
501 #endif
502
503 /* Print Buffer Size */
504 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
505 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
506 /* Boot Argument Buffer Size */
507 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
508
509 /*
510 * For booting Linux, the board info and command line data
511 * have to be in the first 256 MB of memory, since this is
512 * the maximum mapped by the Linux kernel during initialization.
513 */
514 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
515
516 /*
517 * Core HID Setup
518 */
519 #define CONFIG_SYS_HID0_INIT 0x000000000
520 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
521 HID0_ENABLE_INSTRUCTION_CACHE | \
522 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
523 #define CONFIG_SYS_HID2 HID2_HBE
524
525 /*
526 * MMU Setup
527 */
528 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
529
530 /* DDR: cache cacheable */
531 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
532 | BATL_PP_RW \
533 | BATL_MEMCOHERENCE)
534 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
535 | BATU_BL_128M \
536 | BATU_VS \
537 | BATU_VP)
538 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
539 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
540
541 /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
542 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
543 | BATL_PP_RW \
544 | BATL_CACHEINHIBIT \
545 | BATL_GUARDEDSTORAGE)
546 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
547 | BATU_BL_8M \
548 | BATU_VS \
549 | BATU_VP)
550 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
551 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
552
553 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
554 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
555 | BATL_PP_RW \
556 | BATL_MEMCOHERENCE)
557 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
558 | BATU_BL_32M \
559 | BATU_VS \
560 | BATU_VP)
561 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
562 | BATL_PP_RW \
563 | BATL_CACHEINHIBIT \
564 | BATL_GUARDEDSTORAGE)
565 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
566
567 /* Stack in dcache: cacheable, no memory coherence */
568 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
569 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
570 | BATU_BL_128K \
571 | BATU_VS \
572 | BATU_VP)
573 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
574 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
575
576 /* PCI MEM space: cacheable */
577 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
578 | BATL_PP_RW \
579 | BATL_MEMCOHERENCE)
580 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
581 | BATU_BL_256M \
582 | BATU_VS \
583 | BATU_VP)
584 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
585 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
586
587 /* PCI MMIO space: cache-inhibit and guarded */
588 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
589 | BATL_PP_RW \
590 | BATL_CACHEINHIBIT \
591 | BATL_GUARDEDSTORAGE)
592 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
593 | BATU_BL_256M \
594 | BATU_VS \
595 | BATU_VP)
596 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
597 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
598
599 #define CONFIG_SYS_IBAT6L 0
600 #define CONFIG_SYS_IBAT6U 0
601 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
602 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
603
604 #define CONFIG_SYS_IBAT7L 0
605 #define CONFIG_SYS_IBAT7U 0
606 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
607 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
608
609 #if defined(CONFIG_CMD_KGDB)
610 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
611 #endif
612
613 /*
614 * Environment Configuration
615 */
616
617 #define CONFIG_ENV_OVERWRITE
618
619 #if defined(CONFIG_TSEC_ENET)
620 #define CONFIG_HAS_ETH0
621 #define CONFIG_HAS_ETH1
622 #endif
623
624 #define CONFIG_BAUDRATE 115200
625
626 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
627
628 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
629 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
630
631 #define CONFIG_EXTRA_ENV_SETTINGS \
632 "netdev=eth0\0" \
633 "consoledev=ttyS0\0" \
634 "ramdiskaddr=1000000\0" \
635 "ramdiskfile=ramfs.83xx\0" \
636 "fdtaddr=780000\0" \
637 "fdtfile=mpc8315erdb.dtb\0" \
638 "usb_phy_type=utmi\0" \
639 ""
640
641 #define CONFIG_NFSBOOTCOMMAND \
642 "setenv bootargs root=/dev/nfs rw " \
643 "nfsroot=$serverip:$rootpath " \
644 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
645 "$netdev:off " \
646 "console=$consoledev,$baudrate $othbootargs;" \
647 "tftp $loadaddr $bootfile;" \
648 "tftp $fdtaddr $fdtfile;" \
649 "bootm $loadaddr - $fdtaddr"
650
651 #define CONFIG_RAMBOOTCOMMAND \
652 "setenv bootargs root=/dev/ram rw " \
653 "console=$consoledev,$baudrate $othbootargs;" \
654 "tftp $ramdiskaddr $ramdiskfile;" \
655 "tftp $loadaddr $bootfile;" \
656 "tftp $fdtaddr $fdtfile;" \
657 "bootm $loadaddr $ramdiskaddr $fdtaddr"
658
659
660 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
661
662 #endif /* __CONFIG_H */