]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/MPC8555CDS.h
Makefile: move all Power Architecture boards into boards.cfg
[people/ms/u-boot.git] / include / configs / MPC8555CDS.h
1 /*
2 * Copyright 2004 Freescale Semiconductor.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23 /*
24 * mpc8555cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
29 #ifndef __CONFIG_H
30 #define __CONFIG_H
31
32 /* High Level Configuration Options */
33 #define CONFIG_BOOKE 1 /* BOOKE */
34 #define CONFIG_E500 1 /* BOOKE e500 family */
35 #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
36 #define CONFIG_CPM2 1 /* has CPM2 */
37 #define CONFIG_MPC8555 1 /* MPC8555 specific */
38 #define CONFIG_MPC8555CDS 1 /* MPC8555CDS board specific */
39
40 #define CONFIG_SYS_TEXT_BASE 0xfff80000
41
42 #define CONFIG_PCI
43 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
44 #define CONFIG_TSEC_ENET /* tsec ethernet support */
45 #define CONFIG_ENV_OVERWRITE
46 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
47
48 #define CONFIG_FSL_VIA
49
50
51 #ifndef __ASSEMBLY__
52 extern unsigned long get_clock_freq(void);
53 #endif
54 #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
55
56 /*
57 * These can be toggled for performance analysis, otherwise use default.
58 */
59 #define CONFIG_L2_CACHE /* toggle L2 cache */
60 #define CONFIG_BTB /* toggle branch predition */
61
62 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
63 #define CONFIG_SYS_MEMTEST_END 0x00400000
64
65 /*
66 * Base addresses -- Note these are effective addresses where the
67 * actual resources get mapped (not physical addresses)
68 */
69 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
70 #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
71 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
72 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
73
74 /* DDR Setup */
75 #define CONFIG_FSL_DDR1
76 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
77 #define CONFIG_DDR_SPD
78 #undef CONFIG_FSL_DDR_INTERACTIVE
79
80 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
81
82 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
83 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
84
85 #define CONFIG_NUM_DDR_CONTROLLERS 1
86 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
87 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
88
89 /* I2C addresses of SPD EEPROMs */
90 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
91
92 /* Make sure required options are set */
93 #ifndef CONFIG_SPD_EEPROM
94 #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
95 #endif
96
97 #undef CONFIG_CLOCKS_IN_MHZ
98
99 /*
100 * Local Bus Definitions
101 */
102
103 /*
104 * FLASH on the Local Bus
105 * Two banks, 8M each, using the CFI driver.
106 * Boot from BR0/OR0 bank at 0xff00_0000
107 * Alternate BR1/OR1 bank at 0xff80_0000
108 *
109 * BR0, BR1:
110 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
111 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
112 * Port Size = 16 bits = BRx[19:20] = 10
113 * Use GPCM = BRx[24:26] = 000
114 * Valid = BRx[31] = 1
115 *
116 * 0 4 8 12 16 20 24 28
117 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
118 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
119 *
120 * OR0, OR1:
121 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
122 * Reserved ORx[17:18] = 11, confusion here?
123 * CSNT = ORx[20] = 1
124 * ACS = half cycle delay = ORx[21:22] = 11
125 * SCY = 6 = ORx[24:27] = 0110
126 * TRLX = use relaxed timing = ORx[29] = 1
127 * EAD = use external address latch delay = OR[31] = 1
128 *
129 * 0 4 8 12 16 20 24 28
130 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
131 */
132
133 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
134
135 #define CONFIG_SYS_BR0_PRELIM 0xff801001
136 #define CONFIG_SYS_BR1_PRELIM 0xff001001
137
138 #define CONFIG_SYS_OR0_PRELIM 0xff806e65
139 #define CONFIG_SYS_OR1_PRELIM 0xff806e65
140
141 #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
142 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
143 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
144 #undef CONFIG_SYS_FLASH_CHECKSUM
145 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
146 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
147
148 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
149
150 #define CONFIG_FLASH_CFI_DRIVER
151 #define CONFIG_SYS_FLASH_CFI
152 #define CONFIG_SYS_FLASH_EMPTY_INFO
153
154
155 /*
156 * SDRAM on the Local Bus
157 */
158 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
159 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
160
161 /*
162 * Base Register 2 and Option Register 2 configure SDRAM.
163 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
164 *
165 * For BR2, need:
166 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
167 * port-size = 32-bits = BR2[19:20] = 11
168 * no parity checking = BR2[21:22] = 00
169 * SDRAM for MSEL = BR2[24:26] = 011
170 * Valid = BR[31] = 1
171 *
172 * 0 4 8 12 16 20 24 28
173 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
174 *
175 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
176 * FIXME: the top 17 bits of BR2.
177 */
178
179 #define CONFIG_SYS_BR2_PRELIM 0xf0001861
180
181 /*
182 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
183 *
184 * For OR2, need:
185 * 64MB mask for AM, OR2[0:7] = 1111 1100
186 * XAM, OR2[17:18] = 11
187 * 9 columns OR2[19-21] = 010
188 * 13 rows OR2[23-25] = 100
189 * EAD set for extra time OR[31] = 1
190 *
191 * 0 4 8 12 16 20 24 28
192 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
193 */
194
195 #define CONFIG_SYS_OR2_PRELIM 0xfc006901
196
197 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
198 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
199 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
200 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
201
202 /*
203 * Common settings for all Local Bus SDRAM commands.
204 * At run time, either BSMA1516 (for CPU 1.1)
205 * or BSMA1617 (for CPU 1.0) (old)
206 * is OR'ed in too.
207 */
208 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
209 | LSDMR_PRETOACT7 \
210 | LSDMR_ACTTORW7 \
211 | LSDMR_BL8 \
212 | LSDMR_WRC4 \
213 | LSDMR_CL3 \
214 | LSDMR_RFEN \
215 )
216
217 /*
218 * The CADMUS registers are connected to CS3 on CDS.
219 * The new memory map places CADMUS at 0xf8000000.
220 *
221 * For BR3, need:
222 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
223 * port-size = 8-bits = BR[19:20] = 01
224 * no parity checking = BR[21:22] = 00
225 * GPMC for MSEL = BR[24:26] = 000
226 * Valid = BR[31] = 1
227 *
228 * 0 4 8 12 16 20 24 28
229 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
230 *
231 * For OR3, need:
232 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
233 * disable buffer ctrl OR[19] = 0
234 * CSNT OR[20] = 1
235 * ACS OR[21:22] = 11
236 * XACS OR[23] = 1
237 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
238 * SETA OR[28] = 0
239 * TRLX OR[29] = 1
240 * EHTR OR[30] = 1
241 * EAD extra time OR[31] = 1
242 *
243 * 0 4 8 12 16 20 24 28
244 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
245 */
246
247 #define CONFIG_FSL_CADMUS
248
249 #define CADMUS_BASE_ADDR 0xf8000000
250 #define CONFIG_SYS_BR3_PRELIM 0xf8000801
251 #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
252
253 #define CONFIG_SYS_INIT_RAM_LOCK 1
254 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
255 #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
256
257 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
258 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
259 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
260
261 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
262 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
263
264 /* Serial Port */
265 #define CONFIG_CONS_INDEX 2
266 #define CONFIG_SYS_NS16550
267 #define CONFIG_SYS_NS16550_SERIAL
268 #define CONFIG_SYS_NS16550_REG_SIZE 1
269 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
270
271 #define CONFIG_SYS_BAUDRATE_TABLE \
272 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
273
274 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
275 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
276
277 /* Use the HUSH parser */
278 #define CONFIG_SYS_HUSH_PARSER
279 #ifdef CONFIG_SYS_HUSH_PARSER
280 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
281 #endif
282
283 /* pass open firmware flat tree */
284 #define CONFIG_OF_LIBFDT 1
285 #define CONFIG_OF_BOARD_SETUP 1
286 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
287
288 /*
289 * I2C
290 */
291 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
292 #define CONFIG_HARD_I2C /* I2C with hardware support*/
293 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
294 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
295 #define CONFIG_SYS_I2C_SLAVE 0x7F
296 #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
297 #define CONFIG_SYS_I2C_OFFSET 0x3000
298
299 /* EEPROM */
300 #define CONFIG_ID_EEPROM
301 #define CONFIG_SYS_I2C_EEPROM_CCID
302 #define CONFIG_SYS_ID_EEPROM
303 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
304 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
305
306 /*
307 * General PCI
308 * Addresses are mapped 1-1.
309 */
310 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
311 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
312 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
313 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
314 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
315 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
316 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
317 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
318
319 #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
320 #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
321 #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
322 #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
323 #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
324 #define CONFIG_SYS_PCI2_IO_BUS 0x00000000
325 #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
326 #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
327
328 #ifdef CONFIG_LEGACY
329 #define BRIDGE_ID 17
330 #define VIA_ID 2
331 #else
332 #define BRIDGE_ID 28
333 #define VIA_ID 4
334 #endif
335
336 #if defined(CONFIG_PCI)
337
338 #define CONFIG_NET_MULTI
339 #define CONFIG_PCI_PNP /* do pci plug-and-play */
340 #define CONFIG_MPC85XX_PCI2
341
342 #undef CONFIG_EEPRO100
343 #undef CONFIG_TULIP
344
345 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
346 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
347
348 #endif /* CONFIG_PCI */
349
350
351 #if defined(CONFIG_TSEC_ENET)
352
353 #ifndef CONFIG_NET_MULTI
354 #define CONFIG_NET_MULTI 1
355 #endif
356
357 #define CONFIG_MII 1 /* MII PHY management */
358 #define CONFIG_TSEC1 1
359 #define CONFIG_TSEC1_NAME "TSEC0"
360 #define CONFIG_TSEC2 1
361 #define CONFIG_TSEC2_NAME "TSEC1"
362 #define TSEC1_PHY_ADDR 0
363 #define TSEC2_PHY_ADDR 1
364 #define TSEC1_PHYIDX 0
365 #define TSEC2_PHYIDX 0
366 #define TSEC1_FLAGS TSEC_GIGABIT
367 #define TSEC2_FLAGS TSEC_GIGABIT
368
369 /* Options are: TSEC[0-1] */
370 #define CONFIG_ETHPRIME "TSEC0"
371
372 #endif /* CONFIG_TSEC_ENET */
373
374 /*
375 * Environment
376 */
377 #define CONFIG_ENV_IS_IN_FLASH 1
378 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
379 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
380 #define CONFIG_ENV_SIZE 0x2000
381
382 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
383 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
384
385 /*
386 * BOOTP options
387 */
388 #define CONFIG_BOOTP_BOOTFILESIZE
389 #define CONFIG_BOOTP_BOOTPATH
390 #define CONFIG_BOOTP_GATEWAY
391 #define CONFIG_BOOTP_HOSTNAME
392
393
394 /*
395 * Command line configuration.
396 */
397 #include <config_cmd_default.h>
398
399 #define CONFIG_CMD_PING
400 #define CONFIG_CMD_I2C
401 #define CONFIG_CMD_MII
402 #define CONFIG_CMD_ELF
403 #define CONFIG_CMD_IRQ
404 #define CONFIG_CMD_SETEXPR
405 #define CONFIG_CMD_REGINFO
406
407 #if defined(CONFIG_PCI)
408 #define CONFIG_CMD_PCI
409 #endif
410
411
412 #undef CONFIG_WATCHDOG /* watchdog disabled */
413
414 /*
415 * Miscellaneous configurable options
416 */
417 #define CONFIG_SYS_LONGHELP /* undef to save memory */
418 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
419 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
420 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
421 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
422 #if defined(CONFIG_CMD_KGDB)
423 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
424 #else
425 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
426 #endif
427 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
428 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
429 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
430 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
431
432 /*
433 * For booting Linux, the board info and command line data
434 * have to be in the first 16 MB of memory, since this is
435 * the maximum mapped by the Linux kernel during initialization.
436 */
437 #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
438
439 /*
440 * Internal Definitions
441 *
442 * Boot Flags
443 */
444 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
445 #define BOOTFLAG_WARM 0x02 /* Software reboot */
446
447 #if defined(CONFIG_CMD_KGDB)
448 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
449 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
450 #endif
451
452 /*
453 * Environment Configuration
454 */
455
456 /* The mac addresses for all ethernet interface */
457 #if defined(CONFIG_TSEC_ENET)
458 #define CONFIG_HAS_ETH0
459 #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
460 #define CONFIG_HAS_ETH1
461 #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
462 #define CONFIG_HAS_ETH2
463 #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
464 #endif
465
466 #define CONFIG_IPADDR 192.168.1.253
467
468 #define CONFIG_HOSTNAME unknown
469 #define CONFIG_ROOTPATH /nfsroot
470 #define CONFIG_BOOTFILE your.uImage
471
472 #define CONFIG_SERVERIP 192.168.1.1
473 #define CONFIG_GATEWAYIP 192.168.1.1
474 #define CONFIG_NETMASK 255.255.255.0
475
476 #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
477
478 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
479 #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
480
481 #define CONFIG_BAUDRATE 115200
482
483 #define CONFIG_EXTRA_ENV_SETTINGS \
484 "netdev=eth0\0" \
485 "consoledev=ttyS1\0" \
486 "ramdiskaddr=600000\0" \
487 "ramdiskfile=your.ramdisk.u-boot\0" \
488 "fdtaddr=400000\0" \
489 "fdtfile=your.fdt.dtb\0"
490
491 #define CONFIG_NFSBOOTCOMMAND \
492 "setenv bootargs root=/dev/nfs rw " \
493 "nfsroot=$serverip:$rootpath " \
494 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
495 "console=$consoledev,$baudrate $othbootargs;" \
496 "tftp $loadaddr $bootfile;" \
497 "tftp $fdtaddr $fdtfile;" \
498 "bootm $loadaddr - $fdtaddr"
499
500 #define CONFIG_RAMBOOTCOMMAND \
501 "setenv bootargs root=/dev/ram rw " \
502 "console=$consoledev,$baudrate $othbootargs;" \
503 "tftp $ramdiskaddr $ramdiskfile;" \
504 "tftp $loadaddr $bootfile;" \
505 "bootm $loadaddr $ramdiskaddr"
506
507 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
508
509 #endif /* __CONFIG_H */