]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/MPC8572DS.h
drivers/pci/Kconfig: Add PCI
[people/ms/u-boot.git] / include / configs / MPC8572DS.h
1 /*
2 * Copyright 2007-2008,2010-2011 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * mpc8572ds board configuration file
9 *
10 */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #include "../board/freescale/common/ics307_clk.h"
15
16 #ifndef CONFIG_SYS_TEXT_BASE
17 #define CONFIG_SYS_TEXT_BASE 0xeff40000
18 #endif
19
20 #ifndef CONFIG_RESET_VECTOR_ADDRESS
21 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
22 #endif
23
24 #ifndef CONFIG_SYS_MONITOR_BASE
25 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
26 #endif
27
28 /* High Level Configuration Options */
29 #define CONFIG_BOOKE 1 /* BOOKE */
30 #define CONFIG_E500 1 /* BOOKE e500 family */
31 #define CONFIG_MPC8572 1
32 #define CONFIG_MPC8572DS 1
33 #define CONFIG_MP 1 /* support multiple processors */
34
35 #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
36 #define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
37 #define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
38 #define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
39 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
40 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
41 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
42 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
43
44 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
45
46 #define CONFIG_TSEC_ENET /* tsec ethernet support */
47 #define CONFIG_ENV_OVERWRITE
48
49 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
50 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
51 #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
52
53 /*
54 * These can be toggled for performance analysis, otherwise use default.
55 */
56 #define CONFIG_L2_CACHE /* toggle L2 cache */
57 #define CONFIG_BTB /* toggle branch predition */
58
59 #define CONFIG_ENABLE_36BIT_PHYS 1
60
61 #ifdef CONFIG_PHYS_64BIT
62 #define CONFIG_ADDR_MAP 1
63 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
64 #endif
65
66 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
67 #define CONFIG_SYS_MEMTEST_END 0x7fffffff
68 #define CONFIG_PANIC_HANG /* do not reset board on panic */
69
70 /*
71 * Config the L2 Cache as L2 SRAM
72 */
73 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
74 #ifdef CONFIG_PHYS_64BIT
75 #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
76 #else
77 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
78 #endif
79 #define CONFIG_SYS_L2_SIZE (512 << 10)
80 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
81
82 #define CONFIG_SYS_CCSRBAR 0xffe00000
83 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
84
85 #if defined(CONFIG_NAND_SPL)
86 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
87 #endif
88
89 /* DDR Setup */
90 #define CONFIG_VERY_BIG_RAM
91 #define CONFIG_SYS_FSL_DDR2
92 #undef CONFIG_FSL_DDR_INTERACTIVE
93 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
94 #define CONFIG_DDR_SPD
95
96 #define CONFIG_DDR_ECC
97 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
98 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
99
100 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
101 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
102
103 #define CONFIG_NUM_DDR_CONTROLLERS 2
104 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
105 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
106
107 /* I2C addresses of SPD EEPROMs */
108 #define CONFIG_SYS_SPD_BUS_NUM 1 /* SPD EEPROMS locate on I2C bus 1 */
109 #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
110 #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 1 DIMM 0 */
111
112 /* These are used when DDR doesn't use SPD. */
113 #define CONFIG_SYS_SDRAM_SIZE 512 /* DDR is 512MB */
114 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
115 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010202 /* Enable, no interleaving */
116 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
117 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
118 #define CONFIG_SYS_DDR_TIMING_1 0x626b2634
119 #define CONFIG_SYS_DDR_TIMING_2 0x062874cf
120 #define CONFIG_SYS_DDR_MODE_1 0x00440462
121 #define CONFIG_SYS_DDR_MODE_2 0x00000000
122 #define CONFIG_SYS_DDR_INTERVAL 0x0c300100
123 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
124 #define CONFIG_SYS_DDR_CLK_CTRL 0x00800000
125 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
126 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
127 #define CONFIG_SYS_DDR_CONTROL 0xc3000008 /* Type = DDR2 */
128 #define CONFIG_SYS_DDR_CONTROL2 0x24400000
129
130 #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
131 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
132 #define CONFIG_SYS_DDR_SBE 0x00010000
133
134 /*
135 * Make sure required options are set
136 */
137 #ifndef CONFIG_SPD_EEPROM
138 #error ("CONFIG_SPD_EEPROM is required")
139 #endif
140
141 #undef CONFIG_CLOCKS_IN_MHZ
142
143 /*
144 * Memory map
145 *
146 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
147 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
148 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
149 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
150 *
151 * Localbus cacheable (TBD)
152 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
153 *
154 * Localbus non-cacheable
155 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
156 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
157 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
158 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
159 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
160 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
161 */
162
163 /*
164 * Local Bus Definitions
165 */
166 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
167 #ifdef CONFIG_PHYS_64BIT
168 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
169 #else
170 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
171 #endif
172
173 #define CONFIG_FLASH_BR_PRELIM \
174 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
175 #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
176
177 #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
178 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
179
180 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
181 #define CONFIG_SYS_FLASH_QUIET_TEST
182 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
183
184 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
185 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
186 #undef CONFIG_SYS_FLASH_CHECKSUM
187 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
188 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
189
190 #undef CONFIG_SYS_RAMBOOT
191
192 #define CONFIG_FLASH_CFI_DRIVER
193 #define CONFIG_SYS_FLASH_CFI
194 #define CONFIG_SYS_FLASH_EMPTY_INFO
195 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
196
197 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
198
199 #define CONFIG_HWCONFIG /* enable hwconfig */
200 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
201 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
202 #ifdef CONFIG_PHYS_64BIT
203 #define PIXIS_BASE_PHYS 0xfffdf0000ull
204 #else
205 #define PIXIS_BASE_PHYS PIXIS_BASE
206 #endif
207
208 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
209 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
210
211 #define PIXIS_ID 0x0 /* Board ID at offset 0 */
212 #define PIXIS_VER 0x1 /* Board version at offset 1 */
213 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
214 #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
215 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
216 #define PIXIS_PWR 0x5 /* PIXIS Power status register */
217 #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
218 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
219 #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
220 #define PIXIS_VCTL 0x10 /* VELA Control Register */
221 #define PIXIS_VSTAT 0x11 /* VELA Status Register */
222 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
223 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
224 #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
225 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
226 #define PIXIS_VBOOT_LBMAP 0xc0 /* VBOOT - CFG_LBMAP */
227 #define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
228 #define PIXIS_VBOOT_LBMAP_PJET 0x01 /* cfg_lbmap - boot from projet */
229 #define PIXIS_VBOOT_LBMAP_NAND 0x02 /* cfg_lbmap - boot from NAND */
230 #define PIXIS_VBOOT_LBMAP_NOR1 0x03 /* cfg_lbmap - boot from NOR 1 */
231 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
232 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
233 #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
234 #define PIXIS_VSYSCLK0 0x1C /* VELA SYSCLK0 Register */
235 #define PIXIS_VSYSCLK1 0x1D /* VELA SYSCLK1 Register */
236 #define PIXIS_VSYSCLK2 0x1E /* VELA SYSCLK2 Register */
237 #define PIXIS_VDDRCLK0 0x1F /* VELA DDRCLK0 Register */
238 #define PIXIS_VDDRCLK1 0x20 /* VELA DDRCLK1 Register */
239 #define PIXIS_VDDRCLK2 0x21 /* VELA DDRCLK2 Register */
240 #define PIXIS_VWATCH 0x24 /* Watchdog Register */
241 #define PIXIS_LED 0x25 /* LED Register */
242
243 #define PIXIS_SPD_SYSCLK_MASK 0x7 /* SYSCLK option */
244
245 /* old pixis referenced names */
246 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
247 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
248 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
249 #define PIXIS_VSPEED2_TSEC1SER 0x8
250 #define PIXIS_VSPEED2_TSEC2SER 0x4
251 #define PIXIS_VSPEED2_TSEC3SER 0x2
252 #define PIXIS_VSPEED2_TSEC4SER 0x1
253 #define PIXIS_VCFGEN1_TSEC1SER 0x20
254 #define PIXIS_VCFGEN1_TSEC2SER 0x20
255 #define PIXIS_VCFGEN1_TSEC3SER 0x20
256 #define PIXIS_VCFGEN1_TSEC4SER 0x20
257 #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
258 | PIXIS_VSPEED2_TSEC2SER \
259 | PIXIS_VSPEED2_TSEC3SER \
260 | PIXIS_VSPEED2_TSEC4SER)
261 #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
262 | PIXIS_VCFGEN1_TSEC2SER \
263 | PIXIS_VCFGEN1_TSEC3SER \
264 | PIXIS_VCFGEN1_TSEC4SER)
265
266 #define CONFIG_SYS_INIT_RAM_LOCK 1
267 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
268 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
269
270 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
271 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
272
273 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
274 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
275
276 #ifndef CONFIG_NAND_SPL
277 #define CONFIG_SYS_NAND_BASE 0xffa00000
278 #ifdef CONFIG_PHYS_64BIT
279 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
280 #else
281 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
282 #endif
283 #else
284 #define CONFIG_SYS_NAND_BASE 0xfff00000
285 #ifdef CONFIG_PHYS_64BIT
286 #define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
287 #else
288 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
289 #endif
290 #endif
291
292 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
293 CONFIG_SYS_NAND_BASE + 0x40000, \
294 CONFIG_SYS_NAND_BASE + 0x80000,\
295 CONFIG_SYS_NAND_BASE + 0xC0000}
296 #define CONFIG_SYS_MAX_NAND_DEVICE 4
297 #define CONFIG_CMD_NAND 1
298 #define CONFIG_NAND_FSL_ELBC 1
299 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
300 #define CONFIG_SYS_NAND_MAX_OOBFREE 5
301 #define CONFIG_SYS_NAND_MAX_ECCPOS 56
302
303 /* NAND boot: 4K NAND loader config */
304 #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
305 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) - 0x2000)
306 #define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
307 #define CONFIG_SYS_NAND_U_BOOT_START \
308 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
309 #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
310 #define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
311 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
312
313 /* NAND flash config */
314 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
315 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
316 | BR_PS_8 /* Port Size = 8 bit */ \
317 | BR_MS_FCM /* MSEL = FCM */ \
318 | BR_V) /* valid */
319 #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
320 | OR_FCM_PGS /* Large Page*/ \
321 | OR_FCM_CSCT \
322 | OR_FCM_CST \
323 | OR_FCM_CHT \
324 | OR_FCM_SCY_1 \
325 | OR_FCM_TRLX \
326 | OR_FCM_EHTR)
327
328 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
329 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
330 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
331 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
332 #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
333 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
334 | BR_PS_8 /* Port Size = 8 bit */ \
335 | BR_MS_FCM /* MSEL = FCM */ \
336 | BR_V) /* valid */
337 #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
338 #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000)\
339 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
340 | BR_PS_8 /* Port Size = 8 bit */ \
341 | BR_MS_FCM /* MSEL = FCM */ \
342 | BR_V) /* valid */
343 #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
344
345 #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000)\
346 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
347 | BR_PS_8 /* Port Size = 8 bit */ \
348 | BR_MS_FCM /* MSEL = FCM */ \
349 | BR_V) /* valid */
350 #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
351
352 /* Serial Port - controlled on board with jumper J8
353 * open - index 2
354 * shorted - index 1
355 */
356 #define CONFIG_CONS_INDEX 1
357 #define CONFIG_SYS_NS16550_SERIAL
358 #define CONFIG_SYS_NS16550_REG_SIZE 1
359 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
360 #ifdef CONFIG_NAND_SPL
361 #define CONFIG_NS16550_MIN_FUNCTIONS
362 #endif
363
364 #define CONFIG_SYS_BAUDRATE_TABLE \
365 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
366
367 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
368 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
369
370 /* I2C */
371 #define CONFIG_SYS_I2C
372 #define CONFIG_SYS_I2C_FSL
373 #define CONFIG_SYS_FSL_I2C_SPEED 400000
374 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
375 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
376 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
377 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
378 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
379 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
380 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
381
382 /*
383 * I2C2 EEPROM
384 */
385 #define CONFIG_ID_EEPROM
386 #ifdef CONFIG_ID_EEPROM
387 #define CONFIG_SYS_I2C_EEPROM_NXID
388 #endif
389 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
390 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
391 #define CONFIG_SYS_EEPROM_BUS_NUM 1
392
393 /*
394 * General PCI
395 * Memory space is mapped 1-1, but I/O space must start from 0.
396 */
397
398 /* controller 3, direct to uli, tgtid 3, Base address 8000 */
399 #define CONFIG_SYS_PCIE3_NAME "ULI"
400 #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
401 #ifdef CONFIG_PHYS_64BIT
402 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
403 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
404 #else
405 #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
406 #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
407 #endif
408 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
409 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
410 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
411 #ifdef CONFIG_PHYS_64BIT
412 #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
413 #else
414 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
415 #endif
416 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
417
418 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
419 #define CONFIG_SYS_PCIE2_NAME "Slot 1"
420 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
421 #ifdef CONFIG_PHYS_64BIT
422 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
423 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
424 #else
425 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
426 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
427 #endif
428 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
429 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
430 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
431 #ifdef CONFIG_PHYS_64BIT
432 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
433 #else
434 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
435 #endif
436 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
437
438 /* controller 1, Slot 1, tgtid 1, Base address a000 */
439 #define CONFIG_SYS_PCIE1_NAME "Slot 2"
440 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
441 #ifdef CONFIG_PHYS_64BIT
442 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
443 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
444 #else
445 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
446 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
447 #endif
448 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
449 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
450 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
451 #ifdef CONFIG_PHYS_64BIT
452 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
453 #else
454 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
455 #endif
456 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
457
458 #if defined(CONFIG_PCI)
459
460 /*PCIE video card used*/
461 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
462
463 /* video */
464
465 #if defined(CONFIG_VIDEO)
466 #define CONFIG_BIOSEMU
467 #define CONFIG_ATI_RADEON_FB
468 #define CONFIG_VIDEO_LOGO
469 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
470 #endif
471
472 #define CONFIG_PCI_PNP /* do pci plug-and-play */
473
474 #undef CONFIG_EEPRO100
475 #undef CONFIG_TULIP
476
477 #ifndef CONFIG_PCI_PNP
478 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
479 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
480 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
481 #endif
482
483 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
484 #define CONFIG_DOS_PARTITION
485 #define CONFIG_SCSI_AHCI
486
487 #ifdef CONFIG_SCSI_AHCI
488 #define CONFIG_LIBATA
489 #define CONFIG_SATA_ULI5288
490 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
491 #define CONFIG_SYS_SCSI_MAX_LUN 1
492 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
493 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
494 #endif /* SCSI */
495
496 #endif /* CONFIG_PCI */
497
498 #if defined(CONFIG_TSEC_ENET)
499
500 #define CONFIG_MII 1 /* MII PHY management */
501 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
502 #define CONFIG_TSEC1 1
503 #define CONFIG_TSEC1_NAME "eTSEC1"
504 #define CONFIG_TSEC2 1
505 #define CONFIG_TSEC2_NAME "eTSEC2"
506 #define CONFIG_TSEC3 1
507 #define CONFIG_TSEC3_NAME "eTSEC3"
508 #define CONFIG_TSEC4 1
509 #define CONFIG_TSEC4_NAME "eTSEC4"
510
511 #define CONFIG_PIXIS_SGMII_CMD
512 #define CONFIG_FSL_SGMII_RISER 1
513 #define SGMII_RISER_PHY_OFFSET 0x1c
514
515 #ifdef CONFIG_FSL_SGMII_RISER
516 #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
517 #endif
518
519 #define TSEC1_PHY_ADDR 0
520 #define TSEC2_PHY_ADDR 1
521 #define TSEC3_PHY_ADDR 2
522 #define TSEC4_PHY_ADDR 3
523
524 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
525 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
526 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
527 #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
528
529 #define TSEC1_PHYIDX 0
530 #define TSEC2_PHYIDX 0
531 #define TSEC3_PHYIDX 0
532 #define TSEC4_PHYIDX 0
533
534 #define CONFIG_ETHPRIME "eTSEC1"
535
536 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
537 #endif /* CONFIG_TSEC_ENET */
538
539 /*
540 * Environment
541 */
542
543 #if defined(CONFIG_SYS_RAMBOOT)
544
545 #else
546 #define CONFIG_ENV_IS_IN_FLASH 1
547 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
548 #define CONFIG_ENV_ADDR 0xfff80000
549 #else
550 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
551 #endif
552 #define CONFIG_ENV_SIZE 0x2000
553 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
554 #endif
555
556 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
557 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
558
559 /*
560 * Command line configuration.
561 */
562 #define CONFIG_CMD_ERRATA
563 #define CONFIG_CMD_IRQ
564 #define CONFIG_CMD_REGINFO
565
566 #if defined(CONFIG_PCI)
567 #define CONFIG_CMD_PCI
568 #define CONFIG_SCSI
569 #endif
570
571 /*
572 * USB
573 */
574 #define CONFIG_USB_EHCI
575
576 #ifdef CONFIG_USB_EHCI
577 #define CONFIG_USB_EHCI_PCI
578 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
579 #define CONFIG_PCI_EHCI_DEVICE 0
580 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 2
581 #endif
582
583 #undef CONFIG_WATCHDOG /* watchdog disabled */
584
585 /*
586 * Miscellaneous configurable options
587 */
588 #define CONFIG_SYS_LONGHELP /* undef to save memory */
589 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
590 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
591 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
592 #if defined(CONFIG_CMD_KGDB)
593 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
594 #else
595 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
596 #endif
597 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
598 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
599 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
600
601 /*
602 * For booting Linux, the board info and command line data
603 * have to be in the first 64 MB of memory, since this is
604 * the maximum mapped by the Linux kernel during initialization.
605 */
606 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
607 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
608
609 #if defined(CONFIG_CMD_KGDB)
610 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
611 #endif
612
613 /*
614 * Environment Configuration
615 */
616 #if defined(CONFIG_TSEC_ENET)
617 #define CONFIG_HAS_ETH0
618 #define CONFIG_HAS_ETH1
619 #define CONFIG_HAS_ETH2
620 #define CONFIG_HAS_ETH3
621 #endif
622
623 #define CONFIG_IPADDR 192.168.1.254
624
625 #define CONFIG_HOSTNAME unknown
626 #define CONFIG_ROOTPATH "/opt/nfsroot"
627 #define CONFIG_BOOTFILE "uImage"
628 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
629
630 #define CONFIG_SERVERIP 192.168.1.1
631 #define CONFIG_GATEWAYIP 192.168.1.1
632 #define CONFIG_NETMASK 255.255.255.0
633
634 /* default location for tftp and bootm */
635 #define CONFIG_LOADADDR 1000000
636
637 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
638
639 #define CONFIG_BAUDRATE 115200
640
641 #define CONFIG_EXTRA_ENV_SETTINGS \
642 "hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1,ecc=off\0" \
643 "netdev=eth0\0" \
644 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
645 "tftpflash=tftpboot $loadaddr $uboot; " \
646 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
647 " +$filesize; " \
648 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
649 " +$filesize; " \
650 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
651 " $filesize; " \
652 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
653 " +$filesize; " \
654 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
655 " $filesize\0" \
656 "consoledev=ttyS0\0" \
657 "ramdiskaddr=2000000\0" \
658 "ramdiskfile=8572ds/ramdisk.uboot\0" \
659 "fdtaddr=1e00000\0" \
660 "fdtfile=8572ds/mpc8572ds.dtb\0" \
661 "bdev=sda3\0"
662
663 #define CONFIG_HDBOOT \
664 "setenv bootargs root=/dev/$bdev rw " \
665 "console=$consoledev,$baudrate $othbootargs;" \
666 "tftp $loadaddr $bootfile;" \
667 "tftp $fdtaddr $fdtfile;" \
668 "bootm $loadaddr - $fdtaddr"
669
670 #define CONFIG_NFSBOOTCOMMAND \
671 "setenv bootargs root=/dev/nfs rw " \
672 "nfsroot=$serverip:$rootpath " \
673 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
674 "console=$consoledev,$baudrate $othbootargs;" \
675 "tftp $loadaddr $bootfile;" \
676 "tftp $fdtaddr $fdtfile;" \
677 "bootm $loadaddr - $fdtaddr"
678
679 #define CONFIG_RAMBOOTCOMMAND \
680 "setenv bootargs root=/dev/ram rw " \
681 "console=$consoledev,$baudrate $othbootargs;" \
682 "tftp $ramdiskaddr $ramdiskfile;" \
683 "tftp $loadaddr $bootfile;" \
684 "tftp $fdtaddr $fdtfile;" \
685 "bootm $loadaddr $ramdiskaddr $fdtaddr"
686
687 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
688
689 #endif /* __CONFIG_H */