]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/MPC8641HPCN.h
board configs: drop NET_MULTI references
[people/ms/u-boot.git] / include / configs / MPC8641HPCN.h
1 /*
2 * Copyright 2006, 2010-2011 Freescale Semiconductor.
3 *
4 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25 /*
26 * MPC8641HPCN board configuration file
27 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32 #ifndef __CONFIG_H
33 #define __CONFIG_H
34
35 /* High Level Configuration Options */
36 #define CONFIG_MPC86xx 1 /* MPC86xx */
37 #define CONFIG_MPC8641 1 /* MPC8641 specific */
38 #define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
39 #define CONFIG_MP 1 /* support multiple processors */
40 #define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
41 /*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
42 #define CONFIG_ADDR_MAP 1 /* Use addr map */
43
44 /*
45 * default CCSRBAR is at 0xff700000
46 * assume U-Boot is less than 0.5MB
47 */
48 #define CONFIG_SYS_TEXT_BASE 0xeff00000
49
50 #ifdef RUN_DIAG
51 #define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
52 #endif
53
54 /*
55 * virtual address to be used for temporary mappings. There
56 * should be 128k free at this VA.
57 */
58 #define CONFIG_SYS_SCRATCH_VA 0xe0000000
59
60 #define CONFIG_SYS_SRIO
61 #define CONFIG_SRIO1 /* SRIO port 1 */
62
63 #define CONFIG_PCI 1 /* Enable PCI/PCIE */
64 #define CONFIG_PCIE1 1 /* PCIE controler 1 (ULI bridge) */
65 #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot) */
66 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
67 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
68 #define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
69
70 #define CONFIG_TSEC_ENET /* tsec ethernet support */
71 #define CONFIG_ENV_OVERWRITE
72
73 #define CONFIG_BAT_RW 1 /* Use common BAT rw code */
74 #define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
75 #define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
76
77 #define CONFIG_ALTIVEC 1
78
79 /*
80 * L2CR setup -- make sure this is right for your board!
81 */
82 #define CONFIG_SYS_L2
83 #define L2_INIT 0
84 #define L2_ENABLE (L2CR_L2E)
85
86 #ifndef CONFIG_SYS_CLK_FREQ
87 #ifndef __ASSEMBLY__
88 extern unsigned long get_board_sys_clk(unsigned long dummy);
89 #endif
90 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
91 #endif
92
93 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
94 #define CONFIG_SYS_MEMTEST_END 0x00400000
95
96 /*
97 * With the exception of PCI Memory and Rapid IO, most devices will simply
98 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
99 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
100 */
101 #ifdef CONFIG_PHYS_64BIT
102 #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
103 #else
104 #define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
105 #endif
106
107 /*
108 * Base addresses -- Note these are effective addresses where the
109 * actual resources get mapped (not physical addresses)
110 */
111 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
112 #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
113 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
114
115 /* Physical addresses */
116 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
117 #ifdef CONFIG_PHYS_64BIT
118 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf
119 #define CONFIG_SYS_CCSRBAR_PHYS (CONFIG_SYS_CCSRBAR_PHYS_LOW \
120 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
121 #else
122 #define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
123 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
124 #endif
125
126 #define CONFIG_HWCONFIG /* use hwconfig to control memory interleaving */
127
128 /*
129 * DDR Setup
130 */
131 #define CONFIG_FSL_DDR2
132 #undef CONFIG_FSL_DDR_INTERACTIVE
133 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
134 #define CONFIG_DDR_SPD
135
136 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
137 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
138
139 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
140 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
141 #define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
142 #define CONFIG_VERY_BIG_RAM
143
144 #define CONFIG_NUM_DDR_CONTROLLERS 2
145 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
146 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
147
148 /*
149 * I2C addresses of SPD EEPROMs
150 */
151 #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
152 #define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
153 #define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
154 #define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
155
156
157 /*
158 * These are used when DDR doesn't use SPD.
159 */
160 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
161 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
162 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
163 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
164 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
165 #define CONFIG_SYS_DDR_TIMING_1 0x39357322
166 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
167 #define CONFIG_SYS_DDR_MODE_1 0x00480432
168 #define CONFIG_SYS_DDR_MODE_2 0x00000000
169 #define CONFIG_SYS_DDR_INTERVAL 0x06090100
170 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
171 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
172 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
173 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
174 #define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
175 #define CONFIG_SYS_DDR_CONTROL2 0x04400000
176
177 #define CONFIG_ID_EEPROM
178 #define CONFIG_SYS_I2C_EEPROM_NXID
179 #define CONFIG_ID_EEPROM
180 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
181 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
182
183 #define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
184 #define CONFIG_SYS_FLASH_BASE_PHYS (CONFIG_SYS_FLASH_BASE \
185 | CONFIG_SYS_PHYS_ADDR_HIGH)
186
187 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
188
189 #define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
190 | 0x00001001) /* port size 16bit */
191 #define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
192
193 #define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
194 | 0x00001001) /* port size 16bit */
195 #define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
196
197 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
198 | 0x00000801) /* port size 8bit */
199 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
200
201 /*
202 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
203 * The PIXIS and CF by themselves aren't large enough to take up the 128k
204 * required for the smallest BAT mapping, so there's a 64k hole.
205 */
206 #define CONFIG_SYS_LBC_BASE 0xffde0000
207 #define CONFIG_SYS_LBC_BASE_PHYS (CONFIG_SYS_LBC_BASE \
208 | CONFIG_SYS_PHYS_ADDR_HIGH)
209
210 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
211 #define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
212 #define PIXIS_BASE_PHYS (CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
213 #define PIXIS_SIZE 0x00008000 /* 32k */
214 #define PIXIS_ID 0x0 /* Board ID at offset 0 */
215 #define PIXIS_VER 0x1 /* Board version at offset 1 */
216 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
217 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
218 #define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
219 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
220 #define PIXIS_VCTL 0x10 /* VELA Control Register */
221 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
222 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
223 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
224 #define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
225 #define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
226 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
227 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
228 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
229 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
230 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
231
232 /* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
233 #define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
234 #define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
235
236 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
237 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
238
239 #undef CONFIG_SYS_FLASH_CHECKSUM
240 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
241 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
242 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
243 #define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
244
245 #define CONFIG_FLASH_CFI_DRIVER
246 #define CONFIG_SYS_FLASH_CFI
247 #define CONFIG_SYS_FLASH_EMPTY_INFO
248
249 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
250 #define CONFIG_SYS_RAMBOOT
251 #else
252 #undef CONFIG_SYS_RAMBOOT
253 #endif
254
255 #if defined(CONFIG_SYS_RAMBOOT)
256 #undef CONFIG_SPD_EEPROM
257 #define CONFIG_SYS_SDRAM_SIZE 256
258 #endif
259
260 #undef CONFIG_CLOCKS_IN_MHZ
261
262 #define CONFIG_SYS_INIT_RAM_LOCK 1
263 #ifndef CONFIG_SYS_INIT_RAM_LOCK
264 #define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
265 #else
266 #define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
267 #endif
268 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
269
270 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
271 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
272
273 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
274 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
275
276 /* Serial Port */
277 #define CONFIG_CONS_INDEX 1
278 #define CONFIG_SYS_NS16550
279 #define CONFIG_SYS_NS16550_SERIAL
280 #define CONFIG_SYS_NS16550_REG_SIZE 1
281 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
282
283 #define CONFIG_SYS_BAUDRATE_TABLE \
284 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
285
286 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
287 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
288
289 /* Use the HUSH parser */
290 #define CONFIG_SYS_HUSH_PARSER
291 #ifdef CONFIG_SYS_HUSH_PARSER
292 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
293 #endif
294
295 /*
296 * Pass open firmware flat tree to kernel
297 */
298 #define CONFIG_OF_LIBFDT 1
299 #define CONFIG_OF_BOARD_SETUP 1
300 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
301
302 /*
303 * I2C
304 */
305 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
306 #define CONFIG_HARD_I2C /* I2C with hardware support*/
307 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
308 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
309 #define CONFIG_SYS_I2C_SLAVE 0x7F
310 #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
311 #define CONFIG_SYS_I2C_OFFSET 0x3100
312
313 /*
314 * RapidIO MMU
315 */
316 #define CONFIG_SYS_SRIO1_MEM_BASE 0x80000000 /* base address */
317 #ifdef CONFIG_PHYS_64BIT
318 #define CONFIG_SYS_SRIO1_MEM_PHYS 0x0000000c00000000ULL
319 #else
320 #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BASE
321 #endif
322 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 128M */
323
324 /*
325 * General PCI
326 * Addresses are mapped 1-1.
327 */
328
329 #define CONFIG_SYS_PCIE1_NAME "ULI"
330 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
331 #ifdef CONFIG_PHYS_64BIT
332 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
333 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x0000000c00000000ULL
334 #else
335 #define CONFIG_SYS_PCIE1_MEM_BUS CONFIG_SYS_PCIE1_MEM_VIRT
336 #define CONFIG_SYS_PCIE1_MEM_PHYS CONFIG_SYS_PCIE1_MEM_VIRT
337 #endif
338 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
339 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
340 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
341 #define CONFIG_SYS_PCIE1_IO_PHYS (CONFIG_SYS_PCIE1_IO_VIRT \
342 | CONFIG_SYS_PHYS_ADDR_HIGH)
343 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64K */
344
345 #ifdef CONFIG_PHYS_64BIT
346 /*
347 * Use the same PCI bus address on PCIE1 and PCIE2 if we have PHYS_64BIT.
348 * This will increase the amount of PCI address space available for
349 * for mapping RAM.
350 */
351 #define CONFIG_SYS_PCIE2_MEM_BUS CONFIG_SYS_PCIE1_MEM_BUS
352 #else
353 #define CONFIG_SYS_PCIE2_MEM_BUS (CONFIG_SYS_PCIE1_MEM_BUS \
354 + CONFIG_SYS_PCIE1_MEM_SIZE)
355 #endif
356 #define CONFIG_SYS_PCIE2_MEM_VIRT (CONFIG_SYS_PCIE1_MEM_VIRT \
357 + CONFIG_SYS_PCIE1_MEM_SIZE)
358 #define CONFIG_SYS_PCIE2_MEM_PHYS (CONFIG_SYS_PCIE1_MEM_PHYS \
359 + CONFIG_SYS_PCIE1_MEM_SIZE)
360 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
361 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
362 #define CONFIG_SYS_PCIE2_IO_VIRT (CONFIG_SYS_PCIE1_IO_VIRT \
363 + CONFIG_SYS_PCIE1_IO_SIZE)
364 #define CONFIG_SYS_PCIE2_IO_PHYS (CONFIG_SYS_PCIE1_IO_PHYS \
365 + CONFIG_SYS_PCIE1_IO_SIZE)
366 #define CONFIG_SYS_PCIE2_IO_SIZE CONFIG_SYS_PCIE1_IO_SIZE
367
368 #if defined(CONFIG_PCI)
369
370 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
371
372 #undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
373
374 #define CONFIG_PCI_PNP /* do pci plug-and-play */
375
376 #define CONFIG_RTL8139
377
378 #undef CONFIG_EEPRO100
379 #undef CONFIG_TULIP
380
381 /************************************************************
382 * USB support
383 ************************************************************/
384 #define CONFIG_PCI_OHCI 1
385 #define CONFIG_USB_OHCI_NEW 1
386 #define CONFIG_USB_KEYBOARD 1
387 #define CONFIG_SYS_STDIO_DEREGISTER
388 #define CONFIG_SYS_USB_EVENT_POLL 1
389 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
390 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
391 #define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
392
393 /*PCIE video card used*/
394 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
395
396 /*PCI video card used*/
397 /*#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT*/
398
399 /* video */
400 #define CONFIG_VIDEO
401
402 #if defined(CONFIG_VIDEO)
403 #define CONFIG_BIOSEMU
404 #define CONFIG_CFB_CONSOLE
405 #define CONFIG_VIDEO_SW_CURSOR
406 #define CONFIG_VGA_AS_SINGLE_DEVICE
407 #define CONFIG_ATI_RADEON_FB
408 #define CONFIG_VIDEO_LOGO
409 /*#define CONFIG_CONSOLE_CURSOR*/
410 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE2_IO_VIRT
411 #endif
412
413 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
414
415 #define CONFIG_DOS_PARTITION
416 #define CONFIG_SCSI_AHCI
417
418 #ifdef CONFIG_SCSI_AHCI
419 #define CONFIG_SATA_ULI5288
420 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
421 #define CONFIG_SYS_SCSI_MAX_LUN 1
422 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
423 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
424 #endif
425
426 #endif /* CONFIG_PCI */
427
428 #if defined(CONFIG_TSEC_ENET)
429
430 #define CONFIG_MII 1 /* MII PHY management */
431
432 #define CONFIG_TSEC1 1
433 #define CONFIG_TSEC1_NAME "eTSEC1"
434 #define CONFIG_TSEC2 1
435 #define CONFIG_TSEC2_NAME "eTSEC2"
436 #define CONFIG_TSEC3 1
437 #define CONFIG_TSEC3_NAME "eTSEC3"
438 #define CONFIG_TSEC4 1
439 #define CONFIG_TSEC4_NAME "eTSEC4"
440
441 #define TSEC1_PHY_ADDR 0
442 #define TSEC2_PHY_ADDR 1
443 #define TSEC3_PHY_ADDR 2
444 #define TSEC4_PHY_ADDR 3
445 #define TSEC1_PHYIDX 0
446 #define TSEC2_PHYIDX 0
447 #define TSEC3_PHYIDX 0
448 #define TSEC4_PHYIDX 0
449 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
450 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
451 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
452 #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
453
454 #define CONFIG_ETHPRIME "eTSEC1"
455
456 #endif /* CONFIG_TSEC_ENET */
457
458 /* Contort an addr into the format needed for BATs */
459 #ifdef CONFIG_PHYS_64BIT
460 #define BAT_PHYS_ADDR(x) ((unsigned long) \
461 ((x & 0x00000000ffffffffULL) | \
462 ((x & 0x0000000e00000000ULL) >> 24) | \
463 ((x & 0x0000000100000000ULL) >> 30)))
464 #else
465 #define BAT_PHYS_ADDR(x) (x)
466 #endif
467
468
469 /* Put high physical address bits into the BAT format */
470 #define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
471 #define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
472
473 /*
474 * BAT0 DDR
475 */
476 #define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
477 #define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
478
479 /*
480 * BAT1 LBC (PIXIS/CF)
481 */
482 #define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
483 | BATL_PP_RW | BATL_CACHEINHIBIT | \
484 BATL_GUARDEDSTORAGE)
485 #define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
486 | BATU_VS | BATU_VP)
487 #define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
488 | BATL_PP_RW | BATL_MEMCOHERENCE)
489 #define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
490
491 /* if CONFIG_PCI:
492 * BAT2 PCIE1 and PCIE1 MEM
493 * if CONFIG_RIO
494 * BAT2 Rapidio Memory
495 */
496 #ifdef CONFIG_PCI
497 #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \
498 | BATL_PP_RW | BATL_CACHEINHIBIT \
499 | BATL_GUARDEDSTORAGE)
500 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCIE1_MEM_VIRT | BATU_BL_1G \
501 | BATU_VS | BATU_VP)
502 #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_MEM_PHYS) \
503 | BATL_PP_RW | BATL_CACHEINHIBIT)
504 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
505 #else /* CONFIG_RIO */
506 #define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS) \
507 | BATL_PP_RW | BATL_CACHEINHIBIT | \
508 BATL_GUARDEDSTORAGE)
509 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_BASE | BATU_BL_512M \
510 | BATU_VS | BATU_VP)
511 #define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_SRIO1_MEM_PHYS) \
512 | BATL_PP_RW | BATL_CACHEINHIBIT)
513
514 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_SRIO1_MEM_PHYS | BATL_PP_RW \
515 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
516 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_SRIO1_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
517 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_SRIO1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
518 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
519 #endif
520
521 /*
522 * BAT3 CCSR Space
523 * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
524 * instead. The assembler chokes on ULL.
525 */
526 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
527 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
528 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
529 | BATL_PP_RW | BATL_CACHEINHIBIT \
530 | BATL_GUARDEDSTORAGE)
531 #define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
532 | BATU_VP)
533 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
534 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
535 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
536 | BATL_PP_RW | BATL_CACHEINHIBIT)
537 #define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
538
539 #if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
540 #define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
541 | BATL_PP_RW | BATL_CACHEINHIBIT \
542 | BATL_GUARDEDSTORAGE)
543 #define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
544 | BATU_BL_1M | BATU_VS | BATU_VP)
545 #define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
546 | BATL_PP_RW | BATL_CACHEINHIBIT)
547 #define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
548 #endif
549
550 /*
551 * BAT4 PCIE1_IO and PCIE2_IO
552 */
553 #define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \
554 | BATL_PP_RW | BATL_CACHEINHIBIT \
555 | BATL_GUARDEDSTORAGE)
556 #define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCIE1_IO_VIRT | BATU_BL_128K \
557 | BATU_VS | BATU_VP)
558 #define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCIE1_IO_PHYS) \
559 | BATL_PP_RW | BATL_CACHEINHIBIT)
560 #define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
561
562 /*
563 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
564 */
565 #define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
566 #define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
567 #define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
568 #define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
569
570 /*
571 * BAT6 FLASH
572 */
573 #define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
574 | BATL_PP_RW | BATL_CACHEINHIBIT \
575 | BATL_GUARDEDSTORAGE)
576 #define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
577 | BATU_VP)
578 #define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
579 | BATL_PP_RW | BATL_MEMCOHERENCE)
580 #define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
581
582 /* Map the last 1M of flash where we're running from reset */
583 #define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
584 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
585 #define CONFIG_SYS_DBAT6U_EARLY (CONFIG_SYS_TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
586 #define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
587 | BATL_MEMCOHERENCE)
588 #define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
589
590 /*
591 * BAT7 FREE - used later for tmp mappings
592 */
593 #define CONFIG_SYS_DBAT7L 0x00000000
594 #define CONFIG_SYS_DBAT7U 0x00000000
595 #define CONFIG_SYS_IBAT7L 0x00000000
596 #define CONFIG_SYS_IBAT7U 0x00000000
597
598 /*
599 * Environment
600 */
601 #ifndef CONFIG_SYS_RAMBOOT
602 #define CONFIG_ENV_IS_IN_FLASH 1
603 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
604 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
605 #else
606 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
607 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
608 #endif
609 #define CONFIG_ENV_SIZE 0x2000
610
611 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
612 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
613
614
615 /*
616 * BOOTP options
617 */
618 #define CONFIG_BOOTP_BOOTFILESIZE
619 #define CONFIG_BOOTP_BOOTPATH
620 #define CONFIG_BOOTP_GATEWAY
621 #define CONFIG_BOOTP_HOSTNAME
622
623
624 /*
625 * Command line configuration.
626 */
627 #include <config_cmd_default.h>
628
629 #define CONFIG_CMD_PING
630 #define CONFIG_CMD_I2C
631 #define CONFIG_CMD_REGINFO
632
633 #if defined(CONFIG_SYS_RAMBOOT)
634 #undef CONFIG_CMD_SAVEENV
635 #endif
636
637 #if defined(CONFIG_PCI)
638 #define CONFIG_CMD_PCI
639 #define CONFIG_CMD_SCSI
640 #define CONFIG_CMD_EXT2
641 #define CONFIG_CMD_USB
642 #endif
643
644
645 #undef CONFIG_WATCHDOG /* watchdog disabled */
646
647 /*
648 * Miscellaneous configurable options
649 */
650 #define CONFIG_SYS_LONGHELP /* undef to save memory */
651 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
652 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
653 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
654
655 #if defined(CONFIG_CMD_KGDB)
656 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
657 #else
658 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
659 #endif
660
661 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
662 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
663 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
664 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
665
666 /*
667 * For booting Linux, the board info and command line data
668 * have to be in the first 8 MB of memory, since this is
669 * the maximum mapped by the Linux kernel during initialization.
670 */
671 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
672
673 #if defined(CONFIG_CMD_KGDB)
674 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
675 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
676 #endif
677
678 /*
679 * Environment Configuration
680 */
681
682 /* The mac addresses for all ethernet interface */
683 #if defined(CONFIG_TSEC_ENET)
684 #define CONFIG_ETHADDR 00:E0:0C:00:00:01
685 #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
686 #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
687 #define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
688 #endif
689
690 #define CONFIG_HAS_ETH0 1
691 #define CONFIG_HAS_ETH1 1
692 #define CONFIG_HAS_ETH2 1
693 #define CONFIG_HAS_ETH3 1
694
695 #define CONFIG_IPADDR 192.168.1.100
696
697 #define CONFIG_HOSTNAME unknown
698 #define CONFIG_ROOTPATH /opt/nfsroot
699 #define CONFIG_BOOTFILE uImage
700 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
701
702 #define CONFIG_SERVERIP 192.168.1.1
703 #define CONFIG_GATEWAYIP 192.168.1.1
704 #define CONFIG_NETMASK 255.255.255.0
705
706 /* default location for tftp and bootm */
707 #define CONFIG_LOADADDR 1000000
708
709 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
710 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
711
712 #define CONFIG_BAUDRATE 115200
713
714 #define CONFIG_EXTRA_ENV_SETTINGS \
715 "netdev=eth0\0" \
716 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
717 "tftpflash=tftpboot $loadaddr $uboot; " \
718 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
719 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
720 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
721 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
722 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
723 "consoledev=ttyS0\0" \
724 "ramdiskaddr=2000000\0" \
725 "ramdiskfile=your.ramdisk.u-boot\0" \
726 "fdtaddr=c00000\0" \
727 "fdtfile=mpc8641_hpcn.dtb\0" \
728 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
729 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
730 "maxcpus=2"
731
732
733 #define CONFIG_NFSBOOTCOMMAND \
734 "setenv bootargs root=/dev/nfs rw " \
735 "nfsroot=$serverip:$rootpath " \
736 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
737 "console=$consoledev,$baudrate $othbootargs;" \
738 "tftp $loadaddr $bootfile;" \
739 "tftp $fdtaddr $fdtfile;" \
740 "bootm $loadaddr - $fdtaddr"
741
742 #define CONFIG_RAMBOOTCOMMAND \
743 "setenv bootargs root=/dev/ram rw " \
744 "console=$consoledev,$baudrate $othbootargs;" \
745 "tftp $ramdiskaddr $ramdiskfile;" \
746 "tftp $loadaddr $bootfile;" \
747 "tftp $fdtaddr $fdtfile;" \
748 "bootm $loadaddr $ramdiskaddr $fdtaddr"
749
750 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
751
752 #endif /* __CONFIG_H */