]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/P1010RDB.h
configs: Migrate CONFIG_SYS_TEXT_BASE
[people/ms/u-boot.git] / include / configs / P1010RDB.h
1 /*
2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * P010 RDB board configuration file
9 */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #include <asm/config_mpc85xx.h>
15 #define CONFIG_NAND_FSL_IFC
16
17 #ifdef CONFIG_SDCARD
18 #define CONFIG_SPL_MMC_MINIMAL
19 #define CONFIG_SPL_FLUSH_IMAGE
20 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
21 #define CONFIG_SPL_TEXT_BASE 0xD0001000
22 #define CONFIG_SPL_PAD_TO 0x18000
23 #define CONFIG_SPL_MAX_SIZE (96 * 1024)
24 #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
25 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
26 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
27 #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
28 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
29 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
30 #define CONFIG_SPL_MMC_BOOT
31 #ifdef CONFIG_SPL_BUILD
32 #define CONFIG_SPL_COMMON_INIT_DDR
33 #endif
34 #endif
35
36 #ifdef CONFIG_SPIFLASH
37 #ifdef CONFIG_SECURE_BOOT
38 #define CONFIG_RAMBOOT_SPIFLASH
39 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
40 #else
41 #define CONFIG_SPL_SPI_FLASH_MINIMAL
42 #define CONFIG_SPL_FLUSH_IMAGE
43 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
44 #define CONFIG_SPL_TEXT_BASE 0xD0001000
45 #define CONFIG_SPL_PAD_TO 0x18000
46 #define CONFIG_SPL_MAX_SIZE (96 * 1024)
47 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
48 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
51 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
52 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
53 #define CONFIG_SPL_SPI_BOOT
54 #ifdef CONFIG_SPL_BUILD
55 #define CONFIG_SPL_COMMON_INIT_DDR
56 #endif
57 #endif
58 #endif
59
60 #ifdef CONFIG_NAND
61 #ifdef CONFIG_SECURE_BOOT
62 #define CONFIG_SPL_INIT_MINIMAL
63 #define CONFIG_SPL_NAND_BOOT
64 #define CONFIG_SPL_FLUSH_IMAGE
65 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
66
67 #define CONFIG_SPL_TEXT_BASE 0xFFFFE000
68 #define CONFIG_SPL_MAX_SIZE 8192
69 #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
70 #define CONFIG_SPL_RELOC_STACK 0x00100000
71 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
72 #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
73 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
74 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0
75 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
76 #else
77 #ifdef CONFIG_TPL_BUILD
78 #define CONFIG_SPL_NAND_BOOT
79 #define CONFIG_SPL_FLUSH_IMAGE
80 #define CONFIG_SPL_NAND_INIT
81 #define CONFIG_SPL_COMMON_INIT_DDR
82 #define CONFIG_SPL_MAX_SIZE (128 << 10)
83 #define CONFIG_SPL_TEXT_BASE 0xD0001000
84 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
85 #define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
86 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
87 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
88 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
89 #elif defined(CONFIG_SPL_BUILD)
90 #define CONFIG_SPL_INIT_MINIMAL
91 #define CONFIG_SPL_NAND_MINIMAL
92 #define CONFIG_SPL_FLUSH_IMAGE
93 #define CONFIG_SPL_TEXT_BASE 0xff800000
94 #define CONFIG_SPL_MAX_SIZE 8192
95 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
96 #define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
97 #define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
98 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
99 #endif
100 #define CONFIG_SPL_PAD_TO 0x20000
101 #define CONFIG_TPL_PAD_TO 0x20000
102 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
103 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
104 #endif
105 #endif
106
107 #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
108 #define CONFIG_RAMBOOT_NAND
109 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
110 #endif
111
112 #ifndef CONFIG_RESET_VECTOR_ADDRESS
113 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
114 #endif
115
116 #ifdef CONFIG_SPL_BUILD
117 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
118 #else
119 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
120 #endif
121
122 /* High Level Configuration Options */
123 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
124
125 #if defined(CONFIG_PCI)
126 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
127 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
128 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
129 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
130 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
131 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
132
133 /*
134 * PCI Windows
135 * Memory space is mapped 1-1, but I/O space must start from 0.
136 */
137 /* controller 1, Slot 1, tgtid 1, Base address a000 */
138 #define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot"
139 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
140 #ifdef CONFIG_PHYS_64BIT
141 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
142 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
143 #else
144 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
145 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
146 #endif
147 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
148 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
149 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
150 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
151 #ifdef CONFIG_PHYS_64BIT
152 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
153 #else
154 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
155 #endif
156
157 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
158 #if defined(CONFIG_TARGET_P1010RDB_PA)
159 #define CONFIG_SYS_PCIE2_NAME "PCIe Slot"
160 #elif defined(CONFIG_TARGET_P1010RDB_PB)
161 #define CONFIG_SYS_PCIE2_NAME "mini PCIe Slot"
162 #endif
163 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
164 #ifdef CONFIG_PHYS_64BIT
165 #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
166 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
167 #else
168 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
169 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
170 #endif
171 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
172 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
173 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
174 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
175 #ifdef CONFIG_PHYS_64BIT
176 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
177 #else
178 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
179 #endif
180
181 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
182 #endif
183
184 #define CONFIG_TSEC_ENET
185 #define CONFIG_ENV_OVERWRITE
186
187 #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */
188 #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */
189
190 #define CONFIG_MISC_INIT_R
191 #define CONFIG_HWCONFIG
192 /*
193 * These can be toggled for performance analysis, otherwise use default.
194 */
195 #define CONFIG_L2_CACHE /* toggle L2 cache */
196 #define CONFIG_BTB /* toggle branch predition */
197
198
199 #define CONFIG_ENABLE_36BIT_PHYS
200
201 #ifdef CONFIG_PHYS_64BIT
202 #define CONFIG_ADDR_MAP 1
203 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
204 #endif
205
206 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
207 #define CONFIG_SYS_MEMTEST_END 0x1fffffff
208
209 /* DDR Setup */
210 #define CONFIG_SYS_DDR_RAW_TIMING
211 #define CONFIG_DDR_SPD
212 #define CONFIG_SYS_SPD_BUS_NUM 1
213 #define SPD_EEPROM_ADDRESS 0x52
214
215 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
216
217 #ifndef __ASSEMBLY__
218 extern unsigned long get_sdram_size(void);
219 #endif
220 #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
221 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
222 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
223
224 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
225 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
226
227 /* DDR3 Controller Settings */
228 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
229 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
230 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
231 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
232 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
233 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
234 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
235 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
236 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
237 #define CONFIG_SYS_DDR_RCW_1 0x00000000
238 #define CONFIG_SYS_DDR_RCW_2 0x00000000
239 #define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */
240 #define CONFIG_SYS_DDR_CONTROL_2 0x24401000
241 #define CONFIG_SYS_DDR_TIMING_4 0x00000001
242 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
243
244 #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
245 #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
246 #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
247 #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF
248 #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
249 #define CONFIG_SYS_DDR_MODE_1_800 0x00441420
250 #define CONFIG_SYS_DDR_MODE_2_800 0x00000000
251 #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100
252 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
253
254 /* settings for DDR3 at 667MT/s */
255 #define CONFIG_SYS_DDR_TIMING_3_667 0x00010000
256 #define CONFIG_SYS_DDR_TIMING_0_667 0x00110004
257 #define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544
258 #define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD
259 #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
260 #define CONFIG_SYS_DDR_MODE_1_667 0x00441210
261 #define CONFIG_SYS_DDR_MODE_2_667 0x00000000
262 #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000
263 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608
264
265 #define CONFIG_SYS_CCSRBAR 0xffe00000
266 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
267
268 /* Don't relocate CCSRBAR while in NAND_SPL */
269 #ifdef CONFIG_SPL_BUILD
270 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
271 #endif
272
273 /*
274 * Memory map
275 *
276 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
277 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
278 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
279 *
280 * Localbus non-cacheable
281 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
282 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
283 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
284 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
285 */
286
287 /*
288 * IFC Definitions
289 */
290 /* NOR Flash on IFC */
291
292 #define CONFIG_SYS_FLASH_BASE 0xee000000
293 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
294
295 #ifdef CONFIG_PHYS_64BIT
296 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
297 #else
298 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
299 #endif
300
301 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
302 CSPR_PORT_SIZE_16 | \
303 CSPR_MSEL_NOR | \
304 CSPR_V)
305 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
306 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
307 /* NOR Flash Timing Params */
308 #define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
309 FTIM0_NOR_TEADC(0x5) | \
310 FTIM0_NOR_TEAHC(0x5)
311 #define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
312 FTIM1_NOR_TRAD_NOR(0x0f)
313 #define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
314 FTIM2_NOR_TCH(0x4) | \
315 FTIM2_NOR_TWP(0x1c)
316 #define CONFIG_SYS_NOR_FTIM3 0x0
317
318 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
319 #define CONFIG_SYS_FLASH_QUIET_TEST
320 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
321 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
322
323 #undef CONFIG_SYS_FLASH_CHECKSUM
324 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
325 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
326
327 /* CFI for NOR Flash */
328 #define CONFIG_FLASH_CFI_DRIVER
329 #define CONFIG_SYS_FLASH_CFI
330 #define CONFIG_SYS_FLASH_EMPTY_INFO
331 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
332
333 /* NAND Flash on IFC */
334 #define CONFIG_SYS_NAND_BASE 0xff800000
335 #ifdef CONFIG_PHYS_64BIT
336 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
337 #else
338 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
339 #endif
340
341 #define CONFIG_MTD_DEVICE
342 #define CONFIG_MTD_PARTITION
343
344 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
345 | CSPR_PORT_SIZE_8 \
346 | CSPR_MSEL_NAND \
347 | CSPR_V)
348 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
349
350 #if defined(CONFIG_TARGET_P1010RDB_PA)
351 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
352 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
353 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
354 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
355 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
356 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
357 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
358 #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
359
360 #elif defined(CONFIG_TARGET_P1010RDB_PB)
361 #define CONFIG_SYS_NAND_ONFI_DETECTION
362 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
363 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
364 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
365 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
366 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
367 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
368 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
369 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
370 #endif
371
372 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
373 #define CONFIG_SYS_MAX_NAND_DEVICE 1
374
375 #if defined(CONFIG_TARGET_P1010RDB_PA)
376 /* NAND Flash Timing Params */
377 #define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
378 FTIM0_NAND_TWP(0x0C) | \
379 FTIM0_NAND_TWCHT(0x04) | \
380 FTIM0_NAND_TWH(0x05)
381 #define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
382 FTIM1_NAND_TWBE(0x1d) | \
383 FTIM1_NAND_TRR(0x07) | \
384 FTIM1_NAND_TRP(0x0c)
385 #define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
386 FTIM2_NAND_TREH(0x05) | \
387 FTIM2_NAND_TWHRE(0x0f)
388 #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
389
390 #elif defined(CONFIG_TARGET_P1010RDB_PB)
391 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
392 /* ONFI NAND Flash mode0 Timing Params */
393 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
394 FTIM0_NAND_TWP(0x18) | \
395 FTIM0_NAND_TWCHT(0x07) | \
396 FTIM0_NAND_TWH(0x0a))
397 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
398 FTIM1_NAND_TWBE(0x39) | \
399 FTIM1_NAND_TRR(0x0e) | \
400 FTIM1_NAND_TRP(0x18))
401 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
402 FTIM2_NAND_TREH(0x0a) | \
403 FTIM2_NAND_TWHRE(0x1e))
404 #define CONFIG_SYS_NAND_FTIM3 0x0
405 #endif
406
407 #define CONFIG_SYS_NAND_DDR_LAW 11
408
409 /* Set up IFC registers for boot location NOR/NAND */
410 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
411 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
412 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
413 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
414 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
415 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
416 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
417 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
418 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
419 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
420 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
421 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
422 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
423 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
424 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
425 #else
426 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
427 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
428 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
429 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
430 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
431 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
432 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
433 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
434 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
435 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
436 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
437 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
438 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
439 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
440 #endif
441
442 /* CPLD on IFC */
443 #define CONFIG_SYS_CPLD_BASE 0xffb00000
444
445 #ifdef CONFIG_PHYS_64BIT
446 #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
447 #else
448 #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
449 #endif
450
451 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
452 | CSPR_PORT_SIZE_8 \
453 | CSPR_MSEL_GPCM \
454 | CSPR_V)
455 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
456 #define CONFIG_SYS_CSOR3 0x0
457 /* CPLD Timing parameters for IFC CS3 */
458 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
459 FTIM0_GPCM_TEADC(0x0e) | \
460 FTIM0_GPCM_TEAHC(0x0e))
461 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
462 FTIM1_GPCM_TRAD(0x1f))
463 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
464 FTIM2_GPCM_TCH(0x8) | \
465 FTIM2_GPCM_TWP(0x1f))
466 #define CONFIG_SYS_CS3_FTIM3 0x0
467
468 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
469 defined(CONFIG_RAMBOOT_NAND)
470 #define CONFIG_SYS_RAMBOOT
471 #define CONFIG_SYS_EXTRA_ENV_RELOC
472 #else
473 #undef CONFIG_SYS_RAMBOOT
474 #endif
475
476 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
477 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
478 #define CONFIG_A003399_NOR_WORKAROUND
479 #endif
480 #endif
481
482 #define CONFIG_BOARD_EARLY_INIT_R
483
484 #define CONFIG_SYS_INIT_RAM_LOCK
485 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
486 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
487
488 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
489 - GENERATED_GBL_DATA_SIZE)
490 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
491
492 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
493 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
494
495 /*
496 * Config the L2 Cache as L2 SRAM
497 */
498 #if defined(CONFIG_SPL_BUILD)
499 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
500 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
501 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
502 #define CONFIG_SYS_L2_SIZE (256 << 10)
503 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
504 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
505 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
506 #define CONFIG_SPL_RELOC_STACK_SIZE (16 << 10)
507 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
508 #define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10)
509 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
510 #elif defined(CONFIG_NAND)
511 #ifdef CONFIG_TPL_BUILD
512 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
513 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
514 #define CONFIG_SYS_L2_SIZE (256 << 10)
515 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
516 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
517 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
518 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
519 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
520 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
521 #else
522 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
523 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
524 #define CONFIG_SYS_L2_SIZE (256 << 10)
525 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
526 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
527 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
528 #endif
529 #endif
530 #endif
531
532 /* Serial Port */
533 #define CONFIG_CONS_INDEX 1
534 #undef CONFIG_SERIAL_SOFTWARE_FIFO
535 #define CONFIG_SYS_NS16550_SERIAL
536 #define CONFIG_SYS_NS16550_REG_SIZE 1
537 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
538 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
539 #define CONFIG_NS16550_MIN_FUNCTIONS
540 #endif
541
542 #define CONFIG_SYS_BAUDRATE_TABLE \
543 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
544
545 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
546 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
547
548 /* I2C */
549 #define CONFIG_SYS_I2C
550 #define CONFIG_SYS_I2C_FSL
551 #define CONFIG_SYS_FSL_I2C_SPEED 400000
552 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
553 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
554 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
555 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
556 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
557 #define I2C_PCA9557_ADDR1 0x18
558 #define I2C_PCA9557_ADDR2 0x19
559 #define I2C_PCA9557_BUS_NUM 0
560
561 /* I2C EEPROM */
562 #if defined(CONFIG_TARGET_P1010RDB_PB)
563 #define CONFIG_ID_EEPROM
564 #ifdef CONFIG_ID_EEPROM
565 #define CONFIG_SYS_I2C_EEPROM_NXID
566 #endif
567 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
568 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
569 #define CONFIG_SYS_EEPROM_BUS_NUM 0
570 #define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
571 #endif
572 /* enable read and write access to EEPROM */
573 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
574 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
575 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
576
577 /* RTC */
578 #define CONFIG_RTC_PT7C4338
579 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
580
581 /*
582 * SPI interface will not be available in case of NAND boot SPI CS0 will be
583 * used for SLIC
584 */
585 #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT)
586 /* eSPI - Enhanced SPI */
587 #define CONFIG_SF_DEFAULT_SPEED 10000000
588 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
589 #endif
590
591 #if defined(CONFIG_TSEC_ENET)
592 #define CONFIG_MII /* MII PHY management */
593 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
594 #define CONFIG_TSEC1 1
595 #define CONFIG_TSEC1_NAME "eTSEC1"
596 #define CONFIG_TSEC2 1
597 #define CONFIG_TSEC2_NAME "eTSEC2"
598 #define CONFIG_TSEC3 1
599 #define CONFIG_TSEC3_NAME "eTSEC3"
600
601 #define TSEC1_PHY_ADDR 1
602 #define TSEC2_PHY_ADDR 0
603 #define TSEC3_PHY_ADDR 2
604
605 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
606 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
607 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
608
609 #define TSEC1_PHYIDX 0
610 #define TSEC2_PHYIDX 0
611 #define TSEC3_PHYIDX 0
612
613 #define CONFIG_ETHPRIME "eTSEC1"
614
615 /* TBI PHY configuration for SGMII mode */
616 #define CONFIG_TSEC_TBICR_SETTINGS ( \
617 TBICR_PHY_RESET \
618 | TBICR_ANEG_ENABLE \
619 | TBICR_FULL_DUPLEX \
620 | TBICR_SPEED1_SET \
621 )
622
623 #endif /* CONFIG_TSEC_ENET */
624
625 /* SATA */
626 #define CONFIG_FSL_SATA_V2
627
628 #ifdef CONFIG_FSL_SATA
629 #define CONFIG_SYS_SATA_MAX_DEVICE 2
630 #define CONFIG_SATA1
631 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
632 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
633 #define CONFIG_SATA2
634 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
635 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
636
637 #define CONFIG_LBA48
638 #endif /* #ifdef CONFIG_FSL_SATA */
639
640 #ifdef CONFIG_MMC
641 #define CONFIG_FSL_ESDHC
642 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
643 #endif
644
645 #define CONFIG_HAS_FSL_DR_USB
646
647 #if defined(CONFIG_HAS_FSL_DR_USB)
648 #ifdef CONFIG_USB_EHCI_HCD
649 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
650 #define CONFIG_USB_EHCI_FSL
651 #endif
652 #endif
653
654 /*
655 * Environment
656 */
657 #if defined(CONFIG_SDCARD)
658 #define CONFIG_FSL_FIXED_MMC_LOCATION
659 #define CONFIG_SYS_MMC_ENV_DEV 0
660 #define CONFIG_ENV_SIZE 0x2000
661 #elif defined(CONFIG_SPIFLASH)
662 #define CONFIG_ENV_SPI_BUS 0
663 #define CONFIG_ENV_SPI_CS 0
664 #define CONFIG_ENV_SPI_MAX_HZ 10000000
665 #define CONFIG_ENV_SPI_MODE 0
666 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
667 #define CONFIG_ENV_SECT_SIZE 0x10000
668 #define CONFIG_ENV_SIZE 0x2000
669 #elif defined(CONFIG_NAND)
670 #ifdef CONFIG_TPL_BUILD
671 #define CONFIG_ENV_SIZE 0x2000
672 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
673 #else
674 #if defined(CONFIG_TARGET_P1010RDB_PA)
675 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
676 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
677 #elif defined(CONFIG_TARGET_P1010RDB_PB)
678 #define CONFIG_ENV_SIZE (16 * 1024)
679 #define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
680 #endif
681 #endif
682 #define CONFIG_ENV_OFFSET (1024 * 1024)
683 #elif defined(CONFIG_SYS_RAMBOOT)
684 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
685 #define CONFIG_ENV_SIZE 0x2000
686 #else
687 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
688 #define CONFIG_ENV_SIZE 0x2000
689 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
690 #endif
691
692 #define CONFIG_LOADS_ECHO /* echo on for serial download */
693 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
694
695 #undef CONFIG_WATCHDOG /* watchdog disabled */
696
697 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
698 || defined(CONFIG_FSL_SATA)
699 #endif
700
701 /*
702 * Miscellaneous configurable options
703 */
704 #define CONFIG_SYS_LONGHELP /* undef to save memory */
705 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
706 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
707 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
708
709 /*
710 * For booting Linux, the board info and command line data
711 * have to be in the first 64 MB of memory, since this is
712 * the maximum mapped by the Linux kernel during initialization.
713 */
714 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
715 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
716
717 #if defined(CONFIG_CMD_KGDB)
718 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
719 #endif
720
721 /*
722 * Environment Configuration
723 */
724
725 #if defined(CONFIG_TSEC_ENET)
726 #define CONFIG_HAS_ETH0
727 #define CONFIG_HAS_ETH1
728 #define CONFIG_HAS_ETH2
729 #endif
730
731 #define CONFIG_ROOTPATH "/opt/nfsroot"
732 #define CONFIG_BOOTFILE "uImage"
733 #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
734
735 /* default location for tftp and bootm */
736 #define CONFIG_LOADADDR 1000000
737
738 #define CONFIG_EXTRA_ENV_SETTINGS \
739 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
740 "netdev=eth0\0" \
741 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
742 "loadaddr=1000000\0" \
743 "consoledev=ttyS0\0" \
744 "ramdiskaddr=2000000\0" \
745 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
746 "fdtaddr=1e00000\0" \
747 "fdtfile=p1010rdb.dtb\0" \
748 "bdev=sda1\0" \
749 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
750 "othbootargs=ramdisk_size=600000\0" \
751 "usbfatboot=setenv bootargs root=/dev/ram rw " \
752 "console=$consoledev,$baudrate $othbootargs; " \
753 "usb start;" \
754 "fatload usb 0:2 $loadaddr $bootfile;" \
755 "fatload usb 0:2 $fdtaddr $fdtfile;" \
756 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
757 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
758 "usbext2boot=setenv bootargs root=/dev/ram rw " \
759 "console=$consoledev,$baudrate $othbootargs; " \
760 "usb start;" \
761 "ext2load usb 0:4 $loadaddr $bootfile;" \
762 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
763 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
764 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
765 CONFIG_BOOTMODE
766
767 #if defined(CONFIG_TARGET_P1010RDB_PA)
768 #define CONFIG_BOOTMODE \
769 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
770 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
771 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
772 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
773 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
774 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
775
776 #elif defined(CONFIG_TARGET_P1010RDB_PB)
777 #define CONFIG_BOOTMODE \
778 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
779 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
780 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
781 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
782 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
783 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
784 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
785 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
786 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
787 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
788 #endif
789
790 #define CONFIG_RAMBOOTCOMMAND \
791 "setenv bootargs root=/dev/ram rw " \
792 "console=$consoledev,$baudrate $othbootargs; " \
793 "tftp $ramdiskaddr $ramdiskfile;" \
794 "tftp $loadaddr $bootfile;" \
795 "tftp $fdtaddr $fdtfile;" \
796 "bootm $loadaddr $ramdiskaddr $fdtaddr"
797
798 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
799
800 #include <asm/fsl_secure_boot.h>
801
802 #endif /* __CONFIG_H */