]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/PLU405.h
Merge git://www.denx.de/git/u-boot
[people/ms/u-boot.git] / include / configs / PLU405.h
1 /*
2 * (C) Copyright 2001-2003
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24 /*
25 * board/config.h - configuration options, board specific
26 */
27
28 #ifndef __CONFIG_H
29 #define __CONFIG_H
30
31 /*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36 #define CONFIG_405EP 1 /* This is a PPC405 CPU */
37 #define CONFIG_4xx 1 /* ...member of PPC4xx family */
38 #define CONFIG_PLU405 1 /* ...on a PLU405 board */
39
40 #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41 #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
42
43 #define CONFIG_SYS_CLK_FREQ 33333400 /* external frequency to pll */
44
45 #define CONFIG_BAUDRATE 9600
46
47 #undef CONFIG_BOOTARGS
48 #undef CONFIG_BOOTCOMMAND
49
50 #define CONFIG_PREBOOT /* enable preboot variable */
51
52 #define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
53
54 #define CONFIG_NET_MULTI 1
55 #undef CONFIG_HAS_ETH1
56
57 #define CONFIG_MII 1 /* MII PHY management */
58 #define CONFIG_PHY_ADDR 0 /* PHY address */
59 #define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
60 #define CONFIG_RESET_PHY_R 1 /* use reset_phy() to disable phy sleep mode */
61
62 #define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
63
64 #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \
65 CFG_CMD_DHCP | \
66 CFG_CMD_PCI | \
67 CFG_CMD_IRQ | \
68 CFG_CMD_IDE | \
69 CFG_CMD_FAT | \
70 CFG_CMD_ELF | \
71 CFG_CMD_NAND | \
72 CFG_CMD_DATE | \
73 CFG_CMD_I2C | \
74 CFG_CMD_MII | \
75 CFG_CMD_PING | \
76 CFG_CMD_EEPROM )
77
78 #define CONFIG_MAC_PARTITION
79 #define CONFIG_DOS_PARTITION
80
81 #define CONFIG_SUPPORT_VFAT
82
83 #define CONFIG_AUTO_UPDATE 1 /* autoupdate via compactflash */
84 #define CONFIG_AUTO_UPDATE_SHOW 1 /* use board show routine */
85
86 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
87 #include <cmd_confdefs.h>
88
89 #undef CONFIG_WATCHDOG /* watchdog disabled */
90
91 #define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible*/
92 #define CFG_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
93
94 #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
95
96 /*
97 * Miscellaneous configurable options
98 */
99 #define CFG_LONGHELP /* undef to save memory */
100 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
101
102 #undef CFG_HUSH_PARSER /* use "hush" command parser */
103 #ifdef CFG_HUSH_PARSER
104 #define CFG_PROMPT_HUSH_PS2 "> "
105 #endif
106
107 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
108 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
109 #else
110 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
111 #endif
112 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
113 #define CFG_MAXARGS 16 /* max number of command args */
114 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
115
116 #define CFG_DEVICE_NULLDEV 1 /* include nulldev device */
117
118 #define CFG_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
119
120 #define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
121
122 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
123 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
124
125 #undef CFG_EXT_SERIAL_CLOCK /* no external serial clock used */
126 #define CFG_IGNORE_405_UART_ERRATA_59 /* ignore ppc405gp errata #59 */
127 #define CFG_BASE_BAUD 691200
128 #undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
129
130 /* The following table includes the supported baudrates */
131 #define CFG_BAUDRATE_TABLE \
132 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
133 57600, 115200, 230400, 460800, 921600 }
134
135 #define CFG_LOAD_ADDR 0x100000 /* default load address */
136 #define CFG_EXTBDINFO 1 /* To use extended board_into (bd_t) */
137
138 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
139
140 #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
141 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
142
143 /* Only interrupt boot if space is pressed */
144 /* If a long serial cable is connected but */
145 /* other end is dead, garbage will be read */
146 #define CONFIG_AUTOBOOT_KEYED 1
147 #define CONFIG_AUTOBOOT_PROMPT "Press SPACE to abort autoboot in %d seconds\n"
148 #undef CONFIG_AUTOBOOT_DELAY_STR
149 #define CONFIG_AUTOBOOT_STOP_STR " "
150
151 #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
152
153 #define CFG_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
154
155 /*-----------------------------------------------------------------------
156 * NAND-FLASH stuff
157 *-----------------------------------------------------------------------
158 */
159 #define CFG_NAND_LEGACY
160
161 #define CFG_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
162 #define SECTORSIZE 512
163
164 #define ADDR_COLUMN 1
165 #define ADDR_PAGE 2
166 #define ADDR_COLUMN_PAGE 3
167
168 #define NAND_ChipID_UNKNOWN 0x00
169 #define NAND_MAX_FLOORS 1
170 #define NAND_MAX_CHIPS 1
171
172 #define CFG_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
173 #define CFG_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
174 #define CFG_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
175 #define CFG_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
176
177 #define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CE);} while(0)
178 #define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CE);} while(0)
179 #define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_ALE);} while(0)
180 #define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_ALE);} while(0)
181 #define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CFG_NAND_CLE);} while(0)
182 #define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CFG_NAND_CLE);} while(0)
183 #define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CFG_NAND_RDY))
184
185 #define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
186 #define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
187 #define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
188 #define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
189
190 #define CFG_NAND_SKIP_BAD_DOT_I 1 /* ".i" read skips bad blocks */
191
192 /*-----------------------------------------------------------------------
193 * PCI stuff
194 *-----------------------------------------------------------------------
195 */
196 #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
197 #define PCI_HOST_FORCE 1 /* configure as pci host */
198 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
199
200 #define CONFIG_PCI /* include pci support */
201 #define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
202 #define CONFIG_PCI_PNP /* do pci plug-and-play */
203 /* resource configuration */
204
205 #define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
206
207 #define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
208
209 #define CFG_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
210 #define CFG_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
211 #define CFG_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
212 #define CFG_PCI_PTM1LA 0x00000000 /* point to sdram */
213 #define CFG_PCI_PTM1MS 0xf8000001 /* 128MB, enable hard-wired to 1 */
214 #define CFG_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
215 #define CFG_PCI_PTM2LA 0xffc00000 /* point to flash */
216 #define CFG_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
217 #define CFG_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
218
219 /*-----------------------------------------------------------------------
220 * IDE/ATA stuff
221 *-----------------------------------------------------------------------
222 */
223 #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
224 #undef CONFIG_IDE_LED /* no led for ide supported */
225 #define CONFIG_IDE_RESET 1 /* reset for ide supported */
226
227 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE busses */
228 #define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */
229
230 #define CFG_ATA_BASE_ADDR 0xF0100000
231 #define CFG_ATA_IDE0_OFFSET 0x0000
232
233 #define CFG_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */
234 #define CFG_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses */
235 #define CFG_ATA_ALT_OFFSET 0x0000 /* Offset for alternate registers */
236
237 /*
238 * For booting Linux, the board info and command line data
239 * have to be in the first 8 MB of memory, since this is
240 * the maximum mapped by the Linux kernel during initialization.
241 */
242 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
243 /*-----------------------------------------------------------------------
244 * FLASH organization
245 */
246 #define FLASH_BASE0_PRELIM 0xFFC00000 /* FLASH bank #0 */
247
248 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
249 #define CFG_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
250
251 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
252 #define CFG_FLASH_WRITE_TOUT 1000 /* Timeout for Flash Write (in ms) */
253
254 #define CFG_FLASH_WORD_SIZE unsigned short /* flash word size (width) */
255 #define CFG_FLASH_ADDR0 0x5555 /* 1st address for flash config cycles */
256 #define CFG_FLASH_ADDR1 0x2AAA /* 2nd address for flash config cycles */
257 /*
258 * The following defines are added for buggy IOP480 byte interface.
259 * All other boards should use the standard values (CPCI405 etc.)
260 */
261 #define CFG_FLASH_READ0 0x0000 /* 0 is standard */
262 #define CFG_FLASH_READ1 0x0001 /* 1 is standard */
263 #define CFG_FLASH_READ2 0x0002 /* 2 is standard */
264
265 #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
266
267 #if 0 /* test-only */
268 #define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
269 #define CFG_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
270 #endif
271
272 /*-----------------------------------------------------------------------
273 * Start addresses for the final memory configuration
274 * (Set up by the startup code)
275 * Please note that CFG_SDRAM_BASE _must_ start at 0
276 */
277 #define CFG_SDRAM_BASE 0x00000000
278 #define CFG_FLASH_BASE 0xFFFC0000
279 #define CFG_MONITOR_BASE TEXT_BASE
280 #define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
281 #define CFG_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
282
283 #if (CFG_MONITOR_BASE < FLASH_BASE0_PRELIM)
284 # define CFG_RAMBOOT 1
285 #else
286 # undef CFG_RAMBOOT
287 #endif
288
289 /*-----------------------------------------------------------------------
290 * Environment Variable setup
291 */
292 #define CFG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
293 #define CFG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
294 #define CFG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
295 /* total size of a CAT24WC16 is 2048 bytes */
296
297 #define CFG_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
298 #define CFG_NVRAM_SIZE 242 /* NVRAM size */
299
300 /*-----------------------------------------------------------------------
301 * I2C EEPROM (CAT24WC16) for environment
302 */
303 #define CONFIG_HARD_I2C /* I2c with hardware support */
304 #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
305 #define CFG_I2C_SLAVE 0x7F
306
307 #define CFG_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
308 #if 1 /* test-only */
309 /* CAT24WC08/16... */
310 #define CFG_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
311 /* mask of address bits that overflow into the "EEPROM chip address" */
312 #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x07
313 #define CFG_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
314 /* 16 byte page write mode using*/
315 /* last 4 bits of the address */
316 #else
317 /* CAT24WC32/64... */
318 #define CFG_I2C_EEPROM_ADDR_LEN 2 /* Bytes of address */
319 /* mask of address bits that overflow into the "EEPROM chip address" */
320 #define CFG_I2C_EEPROM_ADDR_OVERFLOW 0x01
321 #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* The Catalyst CAT24WC32 has */
322 /* 32 byte page write mode using*/
323 /* last 5 bits of the address */
324 #endif
325 #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
326 #define CFG_EEPROM_PAGE_WRITE_ENABLE
327
328 /*-----------------------------------------------------------------------
329 * Cache Configuration
330 */
331 #define CFG_DCACHE_SIZE 16384 /* For AMCC 405 CPUs, older 405 ppc's */
332 /* have only 8kB, 16kB is save here */
333 #define CFG_CACHELINE_SIZE 32 /* ... */
334 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
335 #define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
336 #endif
337
338 /*-----------------------------------------------------------------------
339 * External Bus Controller (EBC) Setup
340 */
341
342 #define CAN_BA 0xF0000000 /* CAN Base Address */
343 #define DUART0_BA 0xF0000400 /* DUART Base Address */
344 #define DUART1_BA 0xF0000408 /* DUART Base Address */
345 #define RTC_BA 0xF0000500 /* RTC Base Address */
346 #define VGA_BA 0xF1000000 /* Epson VGA Base Address */
347 #define CFG_NAND_BASE 0xF4000000 /* NAND FLASH Base Address */
348
349 /* Memory Bank 0 (Flash Bank 0, NOR-FLASH) initialization */
350 #define CFG_EBC_PB0AP 0x92015480
351 /*#define CFG_EBC_PB0AP 0x08055880 /XXX* TWT=16,CSN=1,OEN=1,WBN=1,WBF=1,TH=4,SOR=1 */
352 #define CFG_EBC_PB0CR 0xFFC5A000 /* BAS=0xFFC,BS=4MB,BU=R/W,BW=16bit */
353
354 /* Memory Bank 1 (Flash Bank 1, NAND-FLASH) initialization */
355 #define CFG_EBC_PB1AP 0x92015480
356 #define CFG_EBC_PB1CR 0xF4018000 /* BAS=0xF40,BS=1MB,BU=R/W,BW=8bit */
357
358 /* Memory Bank 2 (8 Bit Peripheral: CAN, UART, RTC) initialization */
359 #define CFG_EBC_PB2AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
360 #define CFG_EBC_PB2CR 0xF0018000 /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
361
362 /* Memory Bank 3 (16 Bit Peripheral: FPGA internal, dig. IO) initialization */
363 #define CFG_EBC_PB3AP 0x010053C0 /* BWT=2,WBN=1,WBF=1,TH=1,RE=1,SOR=1,BEM=1 */
364 #define CFG_EBC_PB3CR 0xF011A000 /* BAS=0xF01,BS=1MB,BU=R/W,BW=16bit */
365
366 /*-----------------------------------------------------------------------
367 * FPGA stuff
368 */
369
370 #define CFG_FPGA_BASE_ADDR 0xF0100100 /* FPGA internal Base Address */
371
372 /* FPGA internal regs */
373 #define CFG_FPGA_CTRL 0x000
374
375 /* FPGA Control Reg */
376 #define CFG_FPGA_CTRL_CF_RESET 0x0001
377 #define CFG_FPGA_CTRL_WDI 0x0002
378 #define CFG_FPGA_CTRL_PS2_RESET 0x0020
379
380 #define CFG_FPGA_SPARTAN2 1 /* using Xilinx Spartan 2 now */
381 #define CFG_FPGA_MAX_SIZE 128*1024 /* 128kByte is enough for XC2S50E*/
382
383 /* FPGA program pin configuration */
384 #define CFG_FPGA_PRG 0x04000000 /* FPGA program pin (ppc output) */
385 #define CFG_FPGA_CLK 0x02000000 /* FPGA clk pin (ppc output) */
386 #define CFG_FPGA_DATA 0x01000000 /* FPGA data pin (ppc output) */
387 #define CFG_FPGA_INIT 0x00010000 /* FPGA init pin (ppc input) */
388 #define CFG_FPGA_DONE 0x00008000 /* FPGA done pin (ppc input) */
389
390 /*-----------------------------------------------------------------------
391 * Definitions for initial stack pointer and data area (in data cache)
392 */
393 /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
394 #define CFG_TEMP_STACK_OCM 1
395
396 /* On Chip Memory location */
397 #define CFG_OCM_DATA_ADDR 0xF8000000
398 #define CFG_OCM_DATA_SIZE 0x1000
399 #define CFG_INIT_RAM_ADDR CFG_OCM_DATA_ADDR /* inside of SDRAM */
400 #define CFG_INIT_RAM_END CFG_OCM_DATA_SIZE /* End of used area in RAM */
401
402 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
403 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
404 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
405
406 /*-----------------------------------------------------------------------
407 * Definitions for GPIO setup (PPC405EP specific)
408 *
409 * GPIO0[0] - External Bus Controller BLAST output
410 * GPIO0[1-9] - Instruction trace outputs -> GPIO
411 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
412 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs -> GPIO
413 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
414 * GPIO0[24-27] - UART0 control signal inputs/outputs
415 * GPIO0[28-29] - UART1 data signal input/output
416 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
417 */
418 #define CFG_GPIO0_OSRH 0x40000550
419 #define CFG_GPIO0_OSRL 0x00000110
420 #define CFG_GPIO0_ISR1H 0x00000000
421 #define CFG_GPIO0_ISR1L 0x15555445
422 #define CFG_GPIO0_TSRH 0x00000000
423 #define CFG_GPIO0_TSRL 0x00000000
424 #define CFG_GPIO0_TCR 0xF7FE0014
425
426 #define CFG_DUART_RST (0x80000000 >> 14)
427
428 /*
429 * Internal Definitions
430 *
431 * Boot Flags
432 */
433 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
434 #define BOOTFLAG_WARM 0x02 /* Software reboot */
435
436 /*
437 * Default speed selection (cpu_plb_opb_ebc) in mhz.
438 * This value will be set if iic boot eprom is disabled.
439 */
440 #if 0
441 #define PLLMR0_DEFAULT PLLMR0_266_133_66_33
442 #define PLLMR1_DEFAULT PLLMR1_266_133_66_33
443 #endif
444 #if 0
445 #define PLLMR0_DEFAULT PLLMR0_200_100_50_33
446 #define PLLMR1_DEFAULT PLLMR1_200_100_50_33
447 #endif
448 #if 1
449 #define PLLMR0_DEFAULT PLLMR0_133_66_66_33
450 #define PLLMR1_DEFAULT PLLMR1_133_66_66_33
451 #endif
452
453 #endif /* __CONFIG_H */