]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/PMC405DE.h
configs: Re-sync with cmd/Kconfig
[people/ms/u-boot.git] / include / configs / PMC405DE.h
1 /*
2 * (C) Copyright 2009
3 * Matthias Fuchs, esd gmbh germany, matthias.fuchs@esd.eu
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 #define CONFIG_405EP 1 /* This is a PPC405 CPU */
12 #define CONFIG_PMC405DE 1 /* ...on a PMC405DE board */
13
14 #define CONFIG_SYS_TEXT_BASE 0xFFFC0000
15 #define CONFIG_DISPLAY_BOARDINFO
16
17 #define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
18 #define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
19 #define CONFIG_BOARD_TYPES 1 /* support board types */
20
21 #define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
22
23 #define CONFIG_BAUDRATE 115200
24 #define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
25
26 #undef CONFIG_BOOTARGS
27 #undef CONFIG_BOOTCOMMAND
28
29 #define CONFIG_PREBOOT /* enable preboot variable */
30
31 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change*/
32
33 #define CONFIG_HAS_ETH1
34
35 #define CONFIG_PPC4xx_EMAC
36 #define CONFIG_MII 1 /* MII PHY management */
37 #define CONFIG_PHY_ADDR 1 /* PHY address */
38 #define CONFIG_PHY1_ADDR 2 /* 2nd PHY address */
39
40 #define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
41
42 /*
43 * BOOTP options
44 */
45 #define CONFIG_BOOTP_SUBNETMASK
46 #define CONFIG_BOOTP_GATEWAY
47 #define CONFIG_BOOTP_HOSTNAME
48 #define CONFIG_BOOTP_BOOTPATH
49 #define CONFIG_BOOTP_DNS
50 #define CONFIG_BOOTP_DNS2
51 #define CONFIG_BOOTP_SEND_HOSTNAME
52
53 /*
54 * Command line configuration.
55 */
56 #define CONFIG_CMD_BSP
57 #define CONFIG_CMD_CHIP_CONFIG
58 #define CONFIG_CMD_DATE
59 #define CONFIG_CMD_EEPROM
60 #define CONFIG_CMD_IRQ
61 #define CONFIG_CMD_PCI
62
63 #undef CONFIG_WATCHDOG /* watchdog disabled */
64 #define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
65 #define CONFIG_PRAM 0
66
67 /*
68 * Miscellaneous configurable options
69 */
70 #define CONFIG_SYS_LONGHELP
71
72 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
73 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
74 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
75 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
76
77 #define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
78 #define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console info */
79
80 #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
81 #define CONFIG_SYS_MEMTEST_END 0x3000000 /* 1 ... 48 MB in DRAM */
82
83 #define CONFIG_CONS_INDEX 2 /* Use UART1 */
84 #define CONFIG_SYS_NS16550_SERIAL
85 #define CONFIG_SYS_NS16550_REG_SIZE 1
86 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
87
88 #undef CONFIG_SYS_EXT_SERIAL_CLOCK
89 #define CONFIG_SYS_BASE_BAUD 691200
90
91 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
92 #define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
93
94 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
95 #define CONFIG_MX_CYCLIC 1 /* enable mdc/mwc commands */
96 #define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
97 #define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
98
99 /*
100 * PCI stuff
101 */
102 #define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
103 #define PCI_HOST_FORCE 1 /* configure as pci host */
104 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
105
106 #define CONFIG_PCI /* include pci support */
107 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
108 #define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
109 #define CONFIG_PCI_PNP /* do (not) pci plug-and-play */
110
111 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
112
113 /*
114 * PCI identification
115 */
116 #define CONFIG_SYS_PCI_SUBSYS_VENDORID PCI_VENDOR_ID_ESDGMBH
117 #define CONFIG_SYS_PCI_SUBSYS_ID_NONMONARCH 0x040e /* Dev ID: Non-Monarch */
118 #define CONFIG_SYS_PCI_SUBSYS_ID_MONARCH 0x040f /* Dev ID: Monarch */
119 #define CONFIG_SYS_PCI_CLASSCODE_NONMONARCH PCI_CLASS_PROCESSOR_POWERPC
120 #define CONFIG_SYS_PCI_CLASSCODE_MONARCH PCI_CLASS_BRIDGE_HOST
121
122 #define CONFIG_SYS_PCI_CLASSCODE CONFIG_SYS_PCI_CLASSCODE_MONARCH
123 #define CONFIG_SYS_PCI_SUBSYS_DEVICEID CONFIG_SYS_PCI_SUBSYS_ID_MONARCH
124
125 #define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
126 #define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable=1 */
127 #define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
128 #define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to CPLD, GPIO */
129 #define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable=1 */
130 #define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
131
132 #define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
133
134 /*
135 * For booting Linux, the board info and command line data
136 * have to be in the first 8 MB of memory, since this is
137 * the maximum mapped by the Linux kernel during initialization.
138 */
139 #define CONFIG_SYS_BOOTMAPSZ (8 << 20)
140 /*
141 * FLASH organization
142 */
143 #define CONFIG_SYS_FLASH_CFI 1 /* CFI compatible */
144 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use common CFI driver */
145
146 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
147
148 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max. no. memory banks */
149 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per chip */
150
151 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* erase timeout (in ms) */
152 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* write timeout (in ms) */
153
154 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* buffered writes (faster) */
155 #define CONFIG_SYS_FLASH_PROTECTION 1 /* hardware flash protection */
156
157 #define CONFIG_SYS_FLASH_EMPTY_INFO 1 /* 'E' for empty sector (flinfo) */
158 #define CONFIG_SYS_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */
159
160 /*
161 * Start addresses for the final memory configuration
162 * (Set up by the startup code)
163 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
164 */
165 #define CONFIG_SYS_SDRAM_BASE 0x00000000
166 #define CONFIG_SYS_FLASH_BASE 0xfe000000
167 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
168 #define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
169 #define CONFIG_SYS_MALLOC_LEN (256 * 1024)
170
171 /*
172 * Environment in EEPROM setup
173 */
174 #define CONFIG_ENV_IS_IN_EEPROM 1
175 #define CONFIG_ENV_OFFSET 0x100
176 #define CONFIG_ENV_SIZE 0x700
177
178 /*
179 * I2C EEPROM (24W16) for environment
180 */
181 #define CONFIG_SYS_I2C
182 #define CONFIG_SYS_I2C_PPC4XX
183 #define CONFIG_SYS_I2C_PPC4XX_CH0
184 #define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
185 #define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
186
187 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM 24W16 */
188 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
189 /* mask of address bits that overflow into the "EEPROM chip address" */
190 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
191 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
192 /* 16 byte page write mode using*/
193 /* last 4 bits of the address */
194 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
195 #define CONFIG_SYS_EEPROM_WREN 1
196
197 #define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x50
198 #define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0x40
199 #define CONFIG_4xx_CONFIG_BLOCKSIZE 0x20
200
201 /*
202 * RTC
203 */
204 #define CONFIG_RTC_RX8025
205
206 /*
207 * External Bus Controller (EBC) Setup
208 * (max. 55MHZ EBC clock)
209 */
210 /* Memory Bank 0 (NOR flash) BAS=0xFE0,BS=32MB,BU=R/W,BW=16bit */
211 #define CONFIG_SYS_EBC_PB0AP 0x03017200
212 #define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_FLASH_BASE | 0xba000)
213
214 /* Memory Bank 1 (CPLD) BAS=0xEF0,BS=16MB,BU=R/W,BW=16bit */
215 #define CONFIG_SYS_CPLD_BASE 0xef000000
216 #define CONFIG_SYS_EBC_PB1AP 0x00800000
217 #define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_CPLD_BASE | 0x18000)
218
219 /*
220 * Definitions for initial stack pointer and data area (in data cache)
221 */
222 /* use on chip memory ( OCM ) for temperary stack until sdram is tested */
223 #define CONFIG_SYS_TEMP_STACK_OCM 1
224
225 /* On Chip Memory location */
226 #define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
227 #define CONFIG_SYS_OCM_DATA_SIZE 0x1000
228 /* inside SDRAM */
229 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
230 /* End of used area in RAM */
231 #define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
232
233 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
234 GENERATED_GBL_DATA_SIZE)
235 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
236
237 /*
238 * GPIO Configuration
239 */
240 #define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alt1 */ \
241 { \
242 /* GPIO Core 0 */ \
243 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
244 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
245 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
246 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
247 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
248 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
249 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO6 TS4 */ \
250 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO7 TS5 */ \
251 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
252 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO9 TrcClk */ \
253 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
254 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
255 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
256 { GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
257 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
258 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
259 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
260 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
261 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
262 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
263 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
264 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
265 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
266 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
267 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
268 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
269 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
270 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
271 { GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
272 { GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
273 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
274 { GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
275 } \
276 }
277
278 #define CONFIG_SYS_GPIO_HWREV_MASK (0xf0000000 >> 1) /* GPIO1..4 */
279 #define CONFIG_SYS_GPIO_HWREV_SHIFT 27
280 #define CONFIG_SYS_GPIO_LEDRUN_N (0x80000000 >> 5) /* GPIO5 */
281 #define CONFIG_SYS_GPIO_LEDA_N (0x80000000 >> 6) /* GPIO6 */
282 #define CONFIG_SYS_GPIO_LEDB_N (0x80000000 >> 7) /* GPIO7 */
283 #define CONFIG_SYS_GPIO_SELFRST_N (0x80000000 >> 8) /* GPIO8 */
284 #define CONFIG_SYS_GPIO_EEPROM_WP (0x80000000 >> 9) /* GPIO9 */
285 #define CONFIG_SYS_GPIO_MONARCH_N (0x80000000 >> 11) /* GPIO11 */
286 #define CONFIG_SYS_GPIO_EREADY (0x80000000 >> 12) /* GPIO12 */
287 #define CONFIG_SYS_GPIO_M66EN (0x80000000 >> 13) /* GPIO13 */
288
289 /*
290 * Default speed selection (cpu_plb_opb_ebc) in mhz.
291 * This value will be set if iic boot eprom is disabled.
292 */
293 #undef CONFIG_SYS_FCPU333MHZ
294 #define CONFIG_SYS_FCPU266MHZ
295 #undef CONFIG_SYS_FCPU133MHZ
296
297 #if defined(CONFIG_SYS_FCPU333MHZ)
298 /*
299 * CPU: 333MHz
300 * PLB/SDRAM/MAL: 111MHz
301 * OPB: 55MHz
302 * EBC: 55MHz
303 * PCI: 55MHz (111MHz on M66EN=1)
304 */
305 #define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_3 | \
306 PLL_OPBDIV_2 | PLL_EXTBUSDIV_2 | \
307 PLL_MALDIV_1 | PLL_PCIDIV_2)
308 #define PLLMR1_DEFAULT (PLL_FBKDIV_10 | \
309 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
310 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_HI)
311 #endif
312
313 #if defined(CONFIG_SYS_FCPU266MHZ)
314 /*
315 * CPU: 266MHz
316 * PLB/SDRAM/MAL: 133MHz
317 * OPB: 66MHz
318 * EBC: 44MHz
319 * PCI: 44MHz (66MHz on M66EN=1)
320 */
321 #define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_2 | \
322 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
323 PLL_MALDIV_1 | PLL_PCIDIV_3)
324 #define PLLMR1_DEFAULT (PLL_FBKDIV_8 | \
325 PLL_FWDDIVA_3 | PLL_FWDDIVB_3 | \
326 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
327 #endif
328
329 #if defined(CONFIG_SYS_FCPU133MHZ)
330 /*
331 * CPU: 133MHz
332 * PLB/SDRAM/MAL: 133MHz
333 * OPB: 66MHz
334 * EBC: 44MHz
335 * PCI: 44MHz (66MHz on M66EN=1)
336 */
337 #define PLLMR0_DEFAULT (PLL_CPUDIV_1 | PLL_PLBDIV_1 | \
338 PLL_OPBDIV_2 | PLL_EXTBUSDIV_3 | \
339 PLL_MALDIV_1 | PLL_PCIDIV_3)
340 #define PLLMR1_DEFAULT (PLL_FBKDIV_4 | \
341 PLL_FWDDIVA_6 | PLL_FWDDIVB_6 | \
342 PLL_TUNE_15_M_40 | PLL_TUNE_VCO_LOW)
343 #endif
344
345 #endif /* __CONFIG_H */