]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/RPXlite_DW.h
mpc8xx: remove qs850, qs860t board support
[people/ms/u-boot.git] / include / configs / RPXlite_DW.h
1 /*
2 * (C) Copyright 2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9 /*
10 * board/config.h - configuration options, board specific
11 */
12
13 /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
14 * U-BOOT port on RPXlite board
15 */
16
17 /*
18 * Sam Song, IEMC. SHU, samsongshu@yahoo.com.cn
19 * U-BOOT port on RPXlite DW version board--RPXlite_DW
20 * June 8 ,2004
21 */
22
23 #ifndef __CONFIG_H
24 #define __CONFIG_H
25
26 /*
27 * High Level Configuration Options
28 * (easy to change)
29 */
30
31 /* #define DEBUG 1 */
32 /* #define DEPLOYMENT 1 */
33
34 #undef CONFIG_MPC860
35 #define CONFIG_MPC823 1 /* This is a MPC823e CPU. */
36 #define CONFIG_RPXLITE 1 /* RPXlite DW version board */
37
38 #define CONFIG_SYS_TEXT_BASE 0xff000000
39
40 #ifdef CONFIG_LCD /* with LCD controller ? */
41 #define CONFIG_MPC8XX_LCD
42 #define CONFIG_SPLASH_SCREEN /* ... with splashscreen support*/
43 #endif
44
45 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
46 #undef CONFIG_8xx_CONS_SMC2
47 #undef CONFIG_8xx_CONS_NONE
48 #define CONFIG_BAUDRATE 9600 /* console default baudrate = 9600bps */
49
50 #ifdef DEBUG
51 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
52 #else
53 #define CONFIG_BOOTDELAY 6 /* autoboot after 6 seconds */
54
55 #ifdef DEPLOYMENT
56 #define CONFIG_BOOT_RETRY_TIME -1
57 #define CONFIG_AUTOBOOT_KEYED
58 #define CONFIG_AUTOBOOT_PROMPT \
59 "autoboot in %d seconds (stop with 'st')...\n", bootdelay
60 #define CONFIG_AUTOBOOT_STOP_STR "st"
61 #define CONFIG_ZERO_BOOTDELAY_CHECK
62 #define CONFIG_RESET_TO_RETRY 1
63 #define CONFIG_BOOT_RETRY_MIN 1
64 #endif /* DEPLOYMENT */
65 #endif /* DEBUG */
66
67 /* pre-boot commands */
68 #define CONFIG_PREBOOT "setenv stdout serial;setenv stdin serial"
69
70 #undef CONFIG_BOOTARGS
71 #define CONFIG_EXTRA_ENV_SETTINGS \
72 "netdev=eth0\0" \
73 "nfsargs=setenv bootargs console=tty0 console=ttyS0,9600 " \
74 "root=/dev/nfs rw nfsroot=${serverip}:${rootpath}\0" \
75 "ramargs=setenv bootargs console=tty0 root=/dev/ram rw\0" \
76 "addip=setenv bootargs ${bootargs} " \
77 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
78 ":${hostname}:${netdev}:off panic=1\0" \
79 "flash_nfs=run nfsargs addip;" \
80 "bootm ${kernel_addr}\0" \
81 "flash_self=run ramargs addip;" \
82 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
83 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
84 "gatewayip=172.16.115.254\0" \
85 "netmask=255.255.255.0\0" \
86 "kernel_addr=ff040000\0" \
87 "ramdisk_addr=ff200000\0" \
88 "ku=era ${kernel_addr} ff1fffff;cp.b 100000 ${kernel_addr} " \
89 "${filesize};md ${kernel_addr};" \
90 "echo kernel updating finished\0" \
91 "uu=protect off 1:0-4;era 1:0-4;cp.b 100000 ff000000 " \
92 "${filesize};md ff000000;" \
93 "echo u-boot updating finished\0" \
94 "eu=protect off 1:6;era 1:6;reset\0" \
95 "lcd=setenv stdout lcd;setenv stdin lcd\0" \
96 "ser=setenv stdout serial;setenv stdin serial\0" \
97 "verify=no"
98
99 #define CONFIG_BOOTCOMMAND "run flash_self"
100
101 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
102 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
103 #undef CONFIG_WATCHDOG /* watchdog disabled */
104 #undef CONFIG_STATUS_LED /* disturbs display. Status LED disabled. */
105
106 /*
107 * BOOTP options
108 */
109 #define CONFIG_BOOTP_SUBNETMASK
110 #define CONFIG_BOOTP_GATEWAY
111 #define CONFIG_BOOTP_HOSTNAME
112 #define CONFIG_BOOTP_BOOTPATH
113 #define CONFIG_BOOTP_BOOTFILESIZE
114
115
116 #if 1 /* Enable this stuff could make image enlarge about 25KB. Mask it if you
117 don't want the advanced function */
118
119
120 /*
121 * Command line configuration.
122 */
123 #include <config_cmd_default.h>
124
125 #define CONFIG_CMD_ASKENV
126 #define CONFIG_CMD_JFFS2
127 #define CONFIG_CMD_PING
128 #define CONFIG_CMD_ELF
129 #define CONFIG_CMD_REGINFO
130 #define CONFIG_CMD_DHCP
131
132 #ifdef CONFIG_SPLASH_SCREEN
133 #define CONFIG_CMD_BMP
134 #endif
135
136
137 /* test-only */
138 #define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
139 #define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains U-Boot */
140
141 #define CONFIG_NETCONSOLE
142
143 #endif /* 1 */
144
145 /*
146 * Miscellaneous configurable options
147 */
148 #define CONFIG_SYS_LONGHELP /* undef to save memory */
149 #define CONFIG_SYS_PROMPT "u-boot>" /* Monitor Command Prompt */
150
151 #if defined(CONFIG_CMD_KGDB)
152 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
153 #else
154 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
155 #endif
156
157 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
158 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
159 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
160
161 #define CONFIG_SYS_MEMTEST_START 0x0040000 /* memtest works on */
162 #define CONFIG_SYS_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
163 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
164
165 /*
166 * Low Level Configuration Settings
167 * (address mappings, register initial values, etc.)
168 * You should know what you are doing if you make changes here.
169 */
170 /*-----------------------------------------------------------------------
171 * Internal Memory Mapped Register
172 */
173 #define CONFIG_SYS_IMMR 0xFA200000
174
175 /*-----------------------------------------------------------------------
176 * Definitions for initial stack pointer and data area (in DPRAM)
177 */
178 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
179 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
180 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
181 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
182
183 /*-----------------------------------------------------------------------
184 * Start addresses for the final memory configuration
185 * (Set up by the startup code)
186 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
187 */
188 #define CONFIG_SYS_SDRAM_BASE 0x00000000
189 #define CONFIG_SYS_FLASH_BASE 0xFF000000
190
191 #if defined(DEBUG) || defined(CONFIG_CMD_IDE)
192 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
193 #else
194 #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
195 #endif
196
197 #define CONFIG_SYS_MONITOR_BASE 0xFF000000
198 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
199
200 /*
201 * For booting Linux, the board info and command line data
202 * have to be in the first 8 MB of memory, since this is
203 * the maximum mapped by the Linux kernel during initialization.
204 */
205 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
206
207 /*-----------------------------------------------------------------------
208 * FLASH organization
209 */
210 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
211 #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
212 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
213 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
214
215 #ifdef CONFIG_ENV_IS_IN_NVRAM
216 #define CONFIG_ENV_ADDR 0xFA000100
217 #define CONFIG_ENV_SIZE 0x1000
218 #else
219 #define CONFIG_ENV_IS_IN_FLASH
220 #define CONFIG_ENV_OFFSET 0x30000 /* Offset of Environment Sector */
221 #define CONFIG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
222 #endif /* CONFIG_ENV_IS_IN_NVRAM */
223
224 #define CONFIG_SYS_RESET_ADDRESS ((ulong)((((immap_t *)CONFIG_SYS_IMMR)->im_clkrst.res)))
225
226 /*-----------------------------------------------------------------------
227 * Cache Configuration
228 */
229 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
230 #if defined(CONFIG_CMD_KGDB)
231 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
232 #endif
233
234 /*-----------------------------------------------------------------------
235 * SYPCR - System Protection Control 32-bit 12-35
236 * SYPCR can only be written once after reset!
237 *-----------------------------------------------------------------------
238 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
239 */
240 #if defined(CONFIG_WATCHDOG)
241 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
242 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
243 #else
244 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | 0x00000600 | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
245 #endif /* We can get SYPCR: 0xFFFF0689. */
246
247 /*-----------------------------------------------------------------------
248 * SIUMCR - SIU Module Configuration 32-bit 12-30
249 *-----------------------------------------------------------------------
250 * PCMCIA config., multi-function pin tri-state
251 */
252 #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10) /* SIUMCR:0x00000800 */
253
254 /*---------------------------------------------------------------------
255 * TBSCR - Time Base Status and Control 16-bit 12-16
256 *---------------------------------------------------------------------
257 * Clear Reference Interrupt Status, Timebase freezing enabled
258 */
259 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
260 /* TBSCR: 0x00C3 [SAM] */
261
262 /*-----------------------------------------------------------------------
263 * RTCSC - Real-Time Clock Status and Control Register 16-bit 12-18
264 *-----------------------------------------------------------------------
265 * [RTC enabled but not stopped on FRZ]
266 */
267 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE) /* RTCSC:0x00C1 */
268
269 /*-----------------------------------------------------------------------
270 * PISCR - Periodic Interrupt Status and Control 16-bit 12-23
271 *-----------------------------------------------------------------------
272 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
273 * [Periodic timer enabled,Periodic timer interrupt disable. ]
274 */
275 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE) /* PISCR:0x0083 */
276
277 /*-----------------------------------------------------------------------
278 * PLPRCR - PLL, Low-Power, and Reset Control Register 32-bit 5-7
279 *-----------------------------------------------------------------------
280 * Reset PLL lock status sticky bit, timer expired status bit and timer
281 * interrupt status bit
282 */
283 /* up to 64 MHz we use a 1:2 clock */
284 #if defined(RPXlite_64MHz)
285 #define CONFIG_SYS_PLPRCR ( (7 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS ) /*PLPRCR: 0x00700000. */
286 #else
287 #define CONFIG_SYS_PLPRCR ( (5 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS )
288 #endif
289
290 /*-----------------------------------------------------------------------
291 * SCCR - System Clock and reset Control Register 5-3
292 *-----------------------------------------------------------------------
293 * Set clock output, timebase and RTC source and divider,
294 * power management and some other internal clocks
295 */
296 #define SCCR_MASK SCCR_EBDF00
297 /* Up to 48MHz system clock, we use 1:1 SYSTEM/BUS ratio */
298 #if defined(RPXlite_64MHz)
299 #define CONFIG_SYS_SCCR ( SCCR_TBS | SCCR_EBDF01 ) /* %%%SCCR:0x02020000 */
300 #else
301 #define CONFIG_SYS_SCCR ( SCCR_TBS | SCCR_EBDF00 ) /* %%%SCCR:0x02000000 */
302 #endif
303
304 /*-----------------------------------------------------------------------
305 * PCMCIA stuff
306 *-----------------------------------------------------------------------
307 */
308 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
309 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
310 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
311 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
312 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
313 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
314 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
315 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
316
317 /*-----------------------------------------------------------------------
318 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
319 *-----------------------------------------------------------------------
320 */
321 #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
322 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
323
324 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
325 #undef CONFIG_IDE_LED /* LED for ide not supported */
326 #undef CONFIG_IDE_RESET /* reset for ide not supported */
327
328 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
329 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
330
331 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
332 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
333
334 /* Offset for data I/O */
335 #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
336
337 /* Offset for normal register accesses */
338 #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
339
340 /* Offset for alternate registers */
341 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
342
343 #define CONFIG_SYS_DER 0
344
345 /*
346 * Init Memory Controller:
347 *
348 * BR0 and OR0 (FLASH)
349 */
350 #define FLASH_BASE_PRELIM 0xFC000000 /* FLASH base */
351 #define CONFIG_SYS_PRELIM_OR_AM 0xFC000000 /* OR addr mask */
352
353 /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 8, ETHR = 0, BIH = 1 */
354 #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_8_CLK | OR_BI)
355 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
356 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
357
358 /*
359 * BR1 and OR1 (SDRAM)
360 *
361 */
362 #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
363 #define SDRAM_MAX_SIZE 0x08000000 /* max 128 MB in system */
364
365 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
366 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00
367 #define CONFIG_SYS_OR_AM_SDRAM (-(SDRAM_MAX_SIZE & OR_AM_MSK))
368 #define CONFIG_SYS_OR1_PRELIM ( CONFIG_SYS_OR_AM_SDRAM | CONFIG_SYS_OR_TIMING_SDRAM )
369 #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
370
371 /* RPXlite mem setting */
372 #define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* BCSR */
373 #define CONFIG_SYS_OR3_PRELIM 0xFF7F8900
374 #define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
375 #define CONFIG_SYS_OR4_PRELIM 0xFFFE0040
376
377 /*
378 * Memory Periodic Timer Prescaler
379 */
380 /* periodic timer for refresh */
381 #if defined(RPXlite_64MHz)
382 #define CONFIG_SYS_MAMR_PTA 32
383 #else
384 #define CONFIG_SYS_MAMR_PTA 20
385 #endif
386
387 /*
388 * Refresh clock Prescalar
389 */
390 #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV2
391
392 /*
393 * MAMR settings for SDRAM
394 */
395
396 /* 9 column SDRAM */
397 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
398 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10)
399 /* CONFIG_SYS_MAMR_9COL:0x20904000 @ 64MHz */
400
401 /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
402 /* Configuration variable added by yooth. */
403 /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
404 /*
405 * BCSRx
406 *
407 * Board Status and Control Registers
408 *
409 */
410 #define BCSR0 0xFA400000
411 #define BCSR1 0xFA400001
412 #define BCSR2 0xFA400002
413 #define BCSR3 0xFA400003
414
415 #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
416 #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
417 #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
418 #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
419 #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
420 #define BCSR0_COLTEST 0x20
421 #define BCSR0_ETHLPBK 0x40
422 #define BCSR0_ETHEN 0x80
423
424 #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
425 #define BCSR1_PCVCTL6 0x02
426 #define BCSR1_PCVCTL5 0x04
427 #define BCSR1_PCVCTL4 0x08
428 #define BCSR1_IPB5SEL 0x10
429
430 #define BCSR1_SMC1CTS 0x40 /* Added by SAM. */
431 #define BCSR1_SMC1TRS 0x80 /* Added by SAM. */
432
433 #define BCSR2_ENRTCIRQ 0x01 /* Added by SAM. */
434 #define BCSR2_ENBRG1 0x04 /* Added by SAM. */
435
436 #define BCSR2_ENPA5HDR 0x08 /* USB Control */
437 #define BCSR2_ENUSBCLK 0x10
438 #define BCSR2_USBPWREN 0x20
439 #define BCSR2_USBSPD 0x40
440 #define BCSR2_USBSUSP 0x80
441
442 #define BCSR3_BWKAPWR 0x01 /* Changed by SAM. Backup battery situation */
443 #define BCSR3_IRQRTC 0x02 /* Changed by SAM. NVRAM Battery */
444 #define BCSR3_RDY_BSY 0x04 /* Changed by SAM. Flash Operation */
445 #define BCSR3_MPLX_LIN 0x08 /* Changed by SAM. Linear or Multiplexed address Mode */
446
447 #define BCSR3_D27 0x10 /* Dip Switch settings */
448 #define BCSR3_D26 0x20
449 #define BCSR3_D25 0x40
450 #define BCSR3_D24 0x80
451
452 /*
453 * Environment setting
454 */
455 #define CONFIG_ETHADDR 00:10:EC:00:37:5B
456 #define CONFIG_IPADDR 172.16.115.7
457 #define CONFIG_SERVERIP 172.16.115.6
458 #define CONFIG_ROOTPATH "/workspace/myfilesystem/target/"
459 #define CONFIG_BOOTFILE "uImage.rpxusb"
460 #define CONFIG_HOSTNAME LITE_H1_DW
461
462 #endif /* __CONFIG_H */