]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/T102xRDB.h
2131591a0c31239af60c78287336f7f9c8e34c46
[people/ms/u-boot.git] / include / configs / T102xRDB.h
1 /*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * T1024/T1023 RDB board configuration file
9 */
10
11 #ifndef __T1024RDB_H
12 #define __T1024RDB_H
13
14 /* High Level Configuration Options */
15 #define CONFIG_DISPLAY_BOARDINFO
16 #define CONFIG_BOOKE
17 #define CONFIG_E500 /* BOOKE e500 family */
18 #define CONFIG_E500MC /* BOOKE e500mc family */
19 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
20 #define CONFIG_MP /* support multiple processors */
21 #define CONFIG_PHYS_64BIT
22 #define CONFIG_ENABLE_36BIT_PHYS
23
24 #ifdef CONFIG_PHYS_64BIT
25 #define CONFIG_ADDR_MAP 1
26 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
27 #endif
28
29 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
30 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
31 #define CONFIG_FSL_IFC /* Enable IFC Support */
32
33 #define CONFIG_FSL_LAW /* Use common FSL init code */
34 #define CONFIG_ENV_OVERWRITE
35
36 /* support deep sleep */
37 #ifdef CONFIG_PPC_T1024
38 #define CONFIG_DEEP_SLEEP
39 #endif
40 #if defined(CONFIG_DEEP_SLEEP)
41 #define CONFIG_SILENT_CONSOLE
42 #define CONFIG_BOARD_EARLY_INIT_F
43 #endif
44
45 #ifdef CONFIG_RAMBOOT_PBL
46 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
47 #if defined(CONFIG_T1024RDB)
48 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_rcw.cfg
49 #elif defined(CONFIG_T1023RDB)
50 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_rcw.cfg
51 #endif
52 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
53 #define CONFIG_SPL_ENV_SUPPORT
54 #define CONFIG_SPL_SERIAL_SUPPORT
55 #define CONFIG_SPL_FLUSH_IMAGE
56 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
57 #define CONFIG_SPL_LIBGENERIC_SUPPORT
58 #define CONFIG_SPL_LIBCOMMON_SUPPORT
59 #define CONFIG_SPL_I2C_SUPPORT
60 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
61 #define CONFIG_FSL_LAW /* Use common FSL init code */
62 #define CONFIG_SYS_TEXT_BASE 0x30001000
63 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
64 #define CONFIG_SPL_PAD_TO 0x40000
65 #define CONFIG_SPL_MAX_SIZE 0x28000
66 #define RESET_VECTOR_OFFSET 0x27FFC
67 #define BOOT_PAGE_OFFSET 0x27000
68 #ifdef CONFIG_SPL_BUILD
69 #define CONFIG_SPL_SKIP_RELOCATE
70 #define CONFIG_SPL_COMMON_INIT_DDR
71 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
72 #define CONFIG_SYS_NO_FLASH
73 #endif
74
75 #ifdef CONFIG_NAND
76 #define CONFIG_SPL_NAND_SUPPORT
77 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
78 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
79 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
80 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
81 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
82 #define CONFIG_SPL_NAND_BOOT
83 #endif
84
85 #ifdef CONFIG_SPIFLASH
86 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
87 #define CONFIG_SPL_SPI_SUPPORT
88 #define CONFIG_SPL_SPI_FLASH_SUPPORT
89 #define CONFIG_SPL_SPI_FLASH_MINIMAL
90 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
91 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
92 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
93 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
94 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
95 #ifndef CONFIG_SPL_BUILD
96 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
97 #endif
98 #define CONFIG_SPL_SPI_BOOT
99 #endif
100
101 #ifdef CONFIG_SDCARD
102 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
103 #define CONFIG_SPL_MMC_SUPPORT
104 #define CONFIG_SPL_MMC_MINIMAL
105 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
106 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
107 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
108 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
109 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
110 #ifndef CONFIG_SPL_BUILD
111 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
112 #endif
113 #define CONFIG_SPL_MMC_BOOT
114 #endif
115
116 #endif /* CONFIG_RAMBOOT_PBL */
117
118 #ifndef CONFIG_SYS_TEXT_BASE
119 #define CONFIG_SYS_TEXT_BASE 0xeff40000
120 #endif
121
122 #ifndef CONFIG_RESET_VECTOR_ADDRESS
123 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
124 #endif
125
126 #ifndef CONFIG_SYS_NO_FLASH
127 #define CONFIG_FLASH_CFI_DRIVER
128 #define CONFIG_SYS_FLASH_CFI
129 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
130 #endif
131
132 /* PCIe Boot - Master */
133 #define CONFIG_SRIO_PCIE_BOOT_MASTER
134 /*
135 * for slave u-boot IMAGE instored in master memory space,
136 * PHYS must be aligned based on the SIZE
137 */
138 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
139 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
140 #ifdef CONFIG_PHYS_64BIT
141 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
142 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
143 #else
144 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
145 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
146 #endif
147 /*
148 * for slave UCODE and ENV instored in master memory space,
149 * PHYS must be aligned based on the SIZE
150 */
151 #ifdef CONFIG_PHYS_64BIT
152 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
153 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
154 #else
155 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
156 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
157 #endif
158 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
159 /* slave core release by master*/
160 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
161 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
162
163 /* PCIe Boot - Slave */
164 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
165 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
166 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
167 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
168 /* Set 1M boot space for PCIe boot */
169 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
170 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
171 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
172 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
173 #define CONFIG_SYS_NO_FLASH
174 #endif
175
176 #if defined(CONFIG_SPIFLASH)
177 #define CONFIG_SYS_EXTRA_ENV_RELOC
178 #define CONFIG_ENV_IS_IN_SPI_FLASH
179 #define CONFIG_ENV_SPI_BUS 0
180 #define CONFIG_ENV_SPI_CS 0
181 #define CONFIG_ENV_SPI_MAX_HZ 10000000
182 #define CONFIG_ENV_SPI_MODE 0
183 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
184 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
185 #if defined(CONFIG_T1024RDB)
186 #define CONFIG_ENV_SECT_SIZE 0x10000
187 #elif defined(CONFIG_T1023RDB)
188 #define CONFIG_ENV_SECT_SIZE 0x40000
189 #endif
190 #elif defined(CONFIG_SDCARD)
191 #define CONFIG_SYS_EXTRA_ENV_RELOC
192 #define CONFIG_ENV_IS_IN_MMC
193 #define CONFIG_SYS_MMC_ENV_DEV 0
194 #define CONFIG_ENV_SIZE 0x2000
195 #define CONFIG_ENV_OFFSET (512 * 0x800)
196 #elif defined(CONFIG_NAND)
197 #define CONFIG_SYS_EXTRA_ENV_RELOC
198 #define CONFIG_ENV_IS_IN_NAND
199 #define CONFIG_ENV_SIZE 0x2000
200 #if defined(CONFIG_T1024RDB)
201 #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
202 #elif defined(CONFIG_T1023RDB)
203 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
204 #endif
205 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
206 #define CONFIG_ENV_IS_IN_REMOTE
207 #define CONFIG_ENV_ADDR 0xffe20000
208 #define CONFIG_ENV_SIZE 0x2000
209 #elif defined(CONFIG_ENV_IS_NOWHERE)
210 #define CONFIG_ENV_SIZE 0x2000
211 #else
212 #define CONFIG_ENV_IS_IN_FLASH
213 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
214 #define CONFIG_ENV_SIZE 0x2000
215 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
216 #endif
217
218
219 #ifndef __ASSEMBLY__
220 unsigned long get_board_sys_clk(void);
221 unsigned long get_board_ddr_clk(void);
222 #endif
223
224 #define CONFIG_SYS_CLK_FREQ 100000000
225 #define CONFIG_DDR_CLK_FREQ 100000000
226
227 /*
228 * These can be toggled for performance analysis, otherwise use default.
229 */
230 #define CONFIG_SYS_CACHE_STASHING
231 #define CONFIG_BACKSIDE_L2_CACHE
232 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
233 #define CONFIG_BTB /* toggle branch predition */
234 #define CONFIG_DDR_ECC
235 #ifdef CONFIG_DDR_ECC
236 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
237 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
238 #endif
239
240 #define CONFIG_CMD_MEMTEST
241 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
242 #define CONFIG_SYS_MEMTEST_END 0x00400000
243 #define CONFIG_SYS_ALT_MEMTEST
244 #define CONFIG_PANIC_HANG /* do not reset board on panic */
245
246 /*
247 * Config the L3 Cache as L3 SRAM
248 */
249 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
250 #define CONFIG_SYS_L3_SIZE (256 << 10)
251 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
252 #ifdef CONFIG_RAMBOOT_PBL
253 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
254 #endif
255 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
256 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
257 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
258 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
259
260 #ifdef CONFIG_PHYS_64BIT
261 #define CONFIG_SYS_DCSRBAR 0xf0000000
262 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
263 #endif
264
265 /* EEPROM */
266 #define CONFIG_ID_EEPROM
267 #define CONFIG_SYS_I2C_EEPROM_NXID
268 #define CONFIG_SYS_EEPROM_BUS_NUM 0
269 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
270 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
271 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
272 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
273
274 /*
275 * DDR Setup
276 */
277 #define CONFIG_VERY_BIG_RAM
278 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
279 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
280 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
281 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
282 #define CONFIG_FSL_DDR_INTERACTIVE
283 #if defined(CONFIG_T1024RDB)
284 #define CONFIG_DDR_SPD
285 #define CONFIG_SYS_FSL_DDR3
286 #define CONFIG_SYS_SPD_BUS_NUM 0
287 #define SPD_EEPROM_ADDRESS 0x51
288 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
289 #elif defined(CONFIG_T1023RDB)
290 #define CONFIG_SYS_FSL_DDR4
291 #define CONFIG_SYS_DDR_RAW_TIMING
292 #define CONFIG_SYS_SDRAM_SIZE 2048
293 #endif
294
295 /*
296 * IFC Definitions
297 */
298 #define CONFIG_SYS_FLASH_BASE 0xe8000000
299 #ifdef CONFIG_PHYS_64BIT
300 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
301 #else
302 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
303 #endif
304
305 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
306 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
307 CSPR_PORT_SIZE_16 | \
308 CSPR_MSEL_NOR | \
309 CSPR_V)
310 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
311
312 /* NOR Flash Timing Params */
313 #if defined(CONFIG_T1024RDB)
314 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
315 #elif defined(CONFIG_T1023RDB)
316 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
317 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
318 #endif
319 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
320 FTIM0_NOR_TEADC(0x5) | \
321 FTIM0_NOR_TEAHC(0x5))
322 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
323 FTIM1_NOR_TRAD_NOR(0x1A) |\
324 FTIM1_NOR_TSEQRAD_NOR(0x13))
325 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
326 FTIM2_NOR_TCH(0x4) | \
327 FTIM2_NOR_TWPH(0x0E) | \
328 FTIM2_NOR_TWP(0x1c))
329 #define CONFIG_SYS_NOR_FTIM3 0x0
330
331 #define CONFIG_SYS_FLASH_QUIET_TEST
332 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
333
334 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
335 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
336 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
337 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
338
339 #define CONFIG_SYS_FLASH_EMPTY_INFO
340 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
341
342 #ifdef CONFIG_T1024RDB
343 /* CPLD on IFC */
344 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
345 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
346 #define CONFIG_SYS_CSPR2_EXT (0xf)
347 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
348 | CSPR_PORT_SIZE_8 \
349 | CSPR_MSEL_GPCM \
350 | CSPR_V)
351 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
352 #define CONFIG_SYS_CSOR2 0x0
353
354 /* CPLD Timing parameters for IFC CS2 */
355 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
356 FTIM0_GPCM_TEADC(0x0e) | \
357 FTIM0_GPCM_TEAHC(0x0e))
358 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
359 FTIM1_GPCM_TRAD(0x1f))
360 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
361 FTIM2_GPCM_TCH(0x8) | \
362 FTIM2_GPCM_TWP(0x1f))
363 #define CONFIG_SYS_CS2_FTIM3 0x0
364 #endif
365
366 /* NAND Flash on IFC */
367 #define CONFIG_NAND_FSL_IFC
368 #define CONFIG_SYS_NAND_BASE 0xff800000
369 #ifdef CONFIG_PHYS_64BIT
370 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
371 #else
372 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
373 #endif
374 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
375 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
376 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
377 | CSPR_MSEL_NAND /* MSEL = NAND */ \
378 | CSPR_V)
379 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
380
381 #if defined(CONFIG_T1024RDB)
382 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
383 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
384 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
385 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
386 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
387 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
388 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
389 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
390 #elif defined(CONFIG_T1023RDB)
391 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
392 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
393 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
394 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
395 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
396 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
397 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
398 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
399 #endif
400
401 #define CONFIG_SYS_NAND_ONFI_DETECTION
402 /* ONFI NAND Flash mode0 Timing Params */
403 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
404 FTIM0_NAND_TWP(0x18) | \
405 FTIM0_NAND_TWCHT(0x07) | \
406 FTIM0_NAND_TWH(0x0a))
407 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
408 FTIM1_NAND_TWBE(0x39) | \
409 FTIM1_NAND_TRR(0x0e) | \
410 FTIM1_NAND_TRP(0x18))
411 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
412 FTIM2_NAND_TREH(0x0a) | \
413 FTIM2_NAND_TWHRE(0x1e))
414 #define CONFIG_SYS_NAND_FTIM3 0x0
415
416 #define CONFIG_SYS_NAND_DDR_LAW 11
417 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
418 #define CONFIG_SYS_MAX_NAND_DEVICE 1
419 #define CONFIG_CMD_NAND
420
421 #if defined(CONFIG_NAND)
422 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
423 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
424 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
425 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
426 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
427 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
428 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
429 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
430 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
431 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
432 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
433 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
434 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
435 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
436 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
437 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
438 #else
439 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
440 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
441 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
442 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
443 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
444 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
445 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
446 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
447 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
448 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
449 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
450 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
451 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
452 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
453 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
454 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
455 #endif
456
457 #ifdef CONFIG_SPL_BUILD
458 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
459 #else
460 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
461 #endif
462
463 #if defined(CONFIG_RAMBOOT_PBL)
464 #define CONFIG_SYS_RAMBOOT
465 #endif
466
467 #define CONFIG_BOARD_EARLY_INIT_R
468 #define CONFIG_MISC_INIT_R
469
470 #define CONFIG_HWCONFIG
471
472 /* define to use L1 as initial stack */
473 #define CONFIG_L1_INIT_RAM
474 #define CONFIG_SYS_INIT_RAM_LOCK
475 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
476 #ifdef CONFIG_PHYS_64BIT
477 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
478 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
479 /* The assembler doesn't like typecast */
480 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
481 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
482 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
483 #else
484 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
485 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
486 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
487 #endif
488 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
489
490 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
491 GENERATED_GBL_DATA_SIZE)
492 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
493
494 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
495 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
496
497 /* Serial Port */
498 #define CONFIG_CONS_INDEX 1
499 #define CONFIG_SYS_NS16550_SERIAL
500 #define CONFIG_SYS_NS16550_REG_SIZE 1
501 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
502
503 #define CONFIG_SYS_BAUDRATE_TABLE \
504 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
505
506 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
507 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
508 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
509 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
510 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
511
512 /* Use the HUSH parser */
513 #define CONFIG_SYS_HUSH_PARSER
514 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
515
516 /* Video */
517 #undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
518 #ifdef CONFIG_FSL_DIU_FB
519 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
520 #define CONFIG_VIDEO
521 #define CONFIG_CMD_BMP
522 #define CONFIG_CFB_CONSOLE
523 #define CONFIG_VIDEO_SW_CURSOR
524 #define CONFIG_VGA_AS_SINGLE_DEVICE
525 #define CONFIG_VIDEO_LOGO
526 #define CONFIG_VIDEO_BMP_LOGO
527 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
528 /*
529 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
530 * disable empty flash sector detection, which is I/O-intensive.
531 */
532 #undef CONFIG_SYS_FLASH_EMPTY_INFO
533 #endif
534
535 /* pass open firmware flat tree */
536 #define CONFIG_OF_LIBFDT
537 #define CONFIG_OF_BOARD_SETUP
538 #define CONFIG_OF_STDOUT_VIA_ALIAS
539
540 /* new uImage format support */
541 #define CONFIG_FIT
542 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
543
544 /* I2C */
545 #define CONFIG_SYS_I2C
546 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
547 #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
548 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
549 #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
550 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
551 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
552 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
553
554 #define I2C_PCA6408_BUS_NUM 1
555 #define I2C_PCA6408_ADDR 0x20
556
557 /* I2C bus multiplexer */
558 #define I2C_MUX_CH_DEFAULT 0x8
559
560 /*
561 * RTC configuration
562 */
563 #define RTC
564 #define CONFIG_RTC_DS1337 1
565 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
566
567 /*
568 * eSPI - Enhanced SPI
569 */
570 #if defined(CONFIG_T1024RDB)
571 #define CONFIG_SPI_FLASH_STMICRO
572 #elif defined(CONFIG_T1023RDB)
573 #define CONFIG_SPI_FLASH_SPANSION
574 #endif
575 #define CONFIG_CMD_SF
576 #define CONFIG_SPI_FLASH_BAR
577 #define CONFIG_SF_DEFAULT_SPEED 10000000
578 #define CONFIG_SF_DEFAULT_MODE 0
579
580 /*
581 * General PCIe
582 * Memory space is mapped 1-1, but I/O space must start from 0.
583 */
584 #define CONFIG_PCI /* Enable PCI/PCIE */
585 #define CONFIG_PCIE1 /* PCIE controler 1 */
586 #define CONFIG_PCIE2 /* PCIE controler 2 */
587 #define CONFIG_PCIE3 /* PCIE controler 3 */
588 #ifdef CONFIG_PPC_T1040
589 #define CONFIG_PCIE4 /* PCIE controler 4 */
590 #endif
591 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
592 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
593 #define CONFIG_PCI_INDIRECT_BRIDGE
594
595 #ifdef CONFIG_PCI
596 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
597 #ifdef CONFIG_PCIE1
598 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
599 #ifdef CONFIG_PHYS_64BIT
600 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
601 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
602 #else
603 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
604 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
605 #endif
606 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
607 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
608 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
609 #ifdef CONFIG_PHYS_64BIT
610 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
611 #else
612 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
613 #endif
614 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
615 #endif
616
617 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
618 #ifdef CONFIG_PCIE2
619 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
620 #ifdef CONFIG_PHYS_64BIT
621 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
622 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
623 #else
624 #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
625 #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
626 #endif
627 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
628 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
629 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
630 #ifdef CONFIG_PHYS_64BIT
631 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
632 #else
633 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
634 #endif
635 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
636 #endif
637
638 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
639 #ifdef CONFIG_PCIE3
640 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
641 #ifdef CONFIG_PHYS_64BIT
642 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
643 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
644 #else
645 #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
646 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
647 #endif
648 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
649 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
650 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
651 #ifdef CONFIG_PHYS_64BIT
652 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
653 #else
654 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
655 #endif
656 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
657 #endif
658
659 /* controller 4, Base address 203000, to be removed */
660 #ifdef CONFIG_PCIE4
661 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
662 #ifdef CONFIG_PHYS_64BIT
663 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
664 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
665 #else
666 #define CONFIG_SYS_PCIE4_MEM_BUS 0xb0000000
667 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xb0000000
668 #endif
669 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
670 #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
671 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
672 #ifdef CONFIG_PHYS_64BIT
673 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
674 #else
675 #define CONFIG_SYS_PCIE4_IO_PHYS 0xf8030000
676 #endif
677 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
678 #endif
679
680 #define CONFIG_PCI_PNP /* do pci plug-and-play */
681 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
682 #define CONFIG_DOS_PARTITION
683 #endif /* CONFIG_PCI */
684
685 /*
686 * USB
687 */
688 #define CONFIG_HAS_FSL_DR_USB
689
690 #ifdef CONFIG_HAS_FSL_DR_USB
691 #define CONFIG_USB_EHCI
692 #define CONFIG_CMD_USB
693 #define CONFIG_USB_STORAGE
694 #define CONFIG_USB_EHCI_FSL
695 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
696 #define CONFIG_CMD_EXT2
697 #endif
698
699 /*
700 * SDHC
701 */
702 #define CONFIG_MMC
703 #ifdef CONFIG_MMC
704 #define CONFIG_FSL_ESDHC
705 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
706 #define CONFIG_CMD_MMC
707 #define CONFIG_GENERIC_MMC
708 #define CONFIG_CMD_EXT2
709 #define CONFIG_CMD_FAT
710 #define CONFIG_DOS_PARTITION
711 #endif
712
713 /* Qman/Bman */
714 #ifndef CONFIG_NOBQFMAN
715 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
716 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
717 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
718 #ifdef CONFIG_PHYS_64BIT
719 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
720 #else
721 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
722 #endif
723 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
724 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
725 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
726 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
727 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
728 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
729 CONFIG_SYS_BMAN_CENA_SIZE)
730 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
731 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
732 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
733 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
734 #ifdef CONFIG_PHYS_64BIT
735 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
736 #else
737 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
738 #endif
739 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
740 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
741 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
742 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
743 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
744 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
745 CONFIG_SYS_QMAN_CENA_SIZE)
746 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
747 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
748
749 #define CONFIG_SYS_DPAA_FMAN
750
751 #ifdef CONFIG_T1024RDB
752 #define CONFIG_QE
753 #define CONFIG_U_QE
754 #endif
755 /* Default address of microcode for the Linux FMan driver */
756 #if defined(CONFIG_SPIFLASH)
757 /*
758 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
759 * env, so we got 0x110000.
760 */
761 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
762 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
763 #define CONFIG_SYS_QE_FW_ADDR 0x130000
764 #elif defined(CONFIG_SDCARD)
765 /*
766 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
767 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
768 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
769 */
770 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
771 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
772 #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
773 #elif defined(CONFIG_NAND)
774 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
775 #if defined(CONFIG_T1024RDB)
776 #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
777 #define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
778 #elif defined(CONFIG_T1023RDB)
779 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
780 #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
781 #endif
782 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
783 /*
784 * Slave has no ucode locally, it can fetch this from remote. When implementing
785 * in two corenet boards, slave's ucode could be stored in master's memory
786 * space, the address can be mapped from slave TLB->slave LAW->
787 * slave SRIO or PCIE outbound window->master inbound window->
788 * master LAW->the ucode address in master's memory space.
789 */
790 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
791 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
792 #else
793 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
794 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
795 #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
796 #endif
797 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
798 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
799 #endif /* CONFIG_NOBQFMAN */
800
801 #ifdef CONFIG_SYS_DPAA_FMAN
802 #define CONFIG_FMAN_ENET
803 #define CONFIG_PHYLIB_10G
804 #define CONFIG_PHY_REALTEK
805 #define CONFIG_PHY_AQUANTIA
806 #if defined(CONFIG_T1024RDB)
807 #define RGMII_PHY1_ADDR 0x2
808 #define RGMII_PHY2_ADDR 0x6
809 #define SGMII_AQR_PHY_ADDR 0x2
810 #define FM1_10GEC1_PHY_ADDR 0x1
811 #elif defined(CONFIG_T1023RDB)
812 #define RGMII_PHY1_ADDR 0x1
813 #define SGMII_RTK_PHY_ADDR 0x3
814 #define SGMII_AQR_PHY_ADDR 0x2
815 #endif
816 #endif
817
818 #ifdef CONFIG_FMAN_ENET
819 #define CONFIG_MII /* MII PHY management */
820 #define CONFIG_ETHPRIME "FM1@DTSEC4"
821 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
822 #endif
823
824 /*
825 * Dynamic MTD Partition support with mtdparts
826 */
827 #ifndef CONFIG_SYS_NO_FLASH
828 #define CONFIG_MTD_DEVICE
829 #define CONFIG_MTD_PARTITIONS
830 #define CONFIG_CMD_MTDPARTS
831 #define CONFIG_FLASH_CFI_MTD
832 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
833 "spi0=spife110000.1"
834 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
835 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
836 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
837 "1m(uboot),5m(kernel),128k(dtb),-(user)"
838 #endif
839
840 /*
841 * Environment
842 */
843 #define CONFIG_LOADS_ECHO /* echo on for serial download */
844 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
845
846 /*
847 * Command line configuration.
848 */
849 #define CONFIG_CMD_DATE
850 #define CONFIG_CMD_DHCP
851 #define CONFIG_CMD_EEPROM
852 #define CONFIG_CMD_ERRATA
853 #define CONFIG_CMD_GREPENV
854 #define CONFIG_CMD_IRQ
855 #define CONFIG_CMD_I2C
856 #define CONFIG_CMD_MII
857 #define CONFIG_CMD_PING
858 #define CONFIG_CMD_REGINFO
859
860 #ifdef CONFIG_PCI
861 #define CONFIG_CMD_PCI
862 #endif
863
864 /*
865 * Miscellaneous configurable options
866 */
867 #define CONFIG_SYS_LONGHELP /* undef to save memory */
868 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
869 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
870 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
871 #ifdef CONFIG_CMD_KGDB
872 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
873 #else
874 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
875 #endif
876 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
877 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
878 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
879
880 /*
881 * For booting Linux, the board info and command line data
882 * have to be in the first 64 MB of memory, since this is
883 * the maximum mapped by the Linux kernel during initialization.
884 */
885 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
886 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
887
888 #ifdef CONFIG_CMD_KGDB
889 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
890 #endif
891
892 /*
893 * Environment Configuration
894 */
895 #define CONFIG_ROOTPATH "/opt/nfsroot"
896 #define CONFIG_BOOTFILE "uImage"
897 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
898 #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
899 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
900 #define CONFIG_BAUDRATE 115200
901 #define __USB_PHY_TYPE utmi
902
903 #ifdef CONFIG_PPC_T1024
904 #define CONFIG_BOARDNAME t1024rdb
905 #define BANK_INTLV cs0_cs1
906 #else
907 #define CONFIG_BOARDNAME t1023rdb
908 #define BANK_INTLV null
909 #endif
910
911 #define CONFIG_EXTRA_ENV_SETTINGS \
912 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
913 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
914 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
915 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
916 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
917 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
918 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
919 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
920 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
921 "netdev=eth0\0" \
922 "tftpflash=tftpboot $loadaddr $uboot && " \
923 "protect off $ubootaddr +$filesize && " \
924 "erase $ubootaddr +$filesize && " \
925 "cp.b $loadaddr $ubootaddr $filesize && " \
926 "protect on $ubootaddr +$filesize && " \
927 "cmp.b $loadaddr $ubootaddr $filesize\0" \
928 "consoledev=ttyS0\0" \
929 "ramdiskaddr=2000000\0" \
930 "fdtaddr=c00000\0" \
931 "bdev=sda3\0"
932
933 #define CONFIG_LINUX \
934 "setenv bootargs root=/dev/ram rw " \
935 "console=$consoledev,$baudrate $othbootargs;" \
936 "setenv ramdiskaddr 0x02000000;" \
937 "setenv fdtaddr 0x00c00000;" \
938 "setenv loadaddr 0x1000000;" \
939 "bootm $loadaddr $ramdiskaddr $fdtaddr"
940
941
942 #define CONFIG_NFSBOOTCOMMAND \
943 "setenv bootargs root=/dev/nfs rw " \
944 "nfsroot=$serverip:$rootpath " \
945 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
946 "console=$consoledev,$baudrate $othbootargs;" \
947 "tftp $loadaddr $bootfile;" \
948 "tftp $fdtaddr $fdtfile;" \
949 "bootm $loadaddr - $fdtaddr"
950
951 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
952
953 #ifdef CONFIG_SECURE_BOOT
954 #include <asm/fsl_secure_boot.h>
955 #endif
956
957 #endif /* __T1024RDB_H */