]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/T102xRDB.h
Convert CONFIG_ENV_IS_IN_FLASH to Kconfig
[people/ms/u-boot.git] / include / configs / T102xRDB.h
1 /*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * T1024/T1023 RDB board configuration file
9 */
10
11 #ifndef __T1024RDB_H
12 #define __T1024RDB_H
13
14 /* High Level Configuration Options */
15 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
16 #define CONFIG_MP /* support multiple processors */
17 #define CONFIG_ENABLE_36BIT_PHYS
18
19 #ifdef CONFIG_PHYS_64BIT
20 #define CONFIG_ADDR_MAP 1
21 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
22 #endif
23
24 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
25 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
26
27 #define CONFIG_ENV_OVERWRITE
28
29 /* support deep sleep */
30 #ifdef CONFIG_ARCH_T1024
31 #define CONFIG_DEEP_SLEEP
32 #endif
33
34 #ifdef CONFIG_RAMBOOT_PBL
35 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
36 #define CONFIG_SPL_FLUSH_IMAGE
37 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
38 #define CONFIG_SYS_TEXT_BASE 0x30001000
39 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
40 #define CONFIG_SPL_PAD_TO 0x40000
41 #define CONFIG_SPL_MAX_SIZE 0x28000
42 #define RESET_VECTOR_OFFSET 0x27FFC
43 #define BOOT_PAGE_OFFSET 0x27000
44 #ifdef CONFIG_SPL_BUILD
45 #define CONFIG_SPL_SKIP_RELOCATE
46 #define CONFIG_SPL_COMMON_INIT_DDR
47 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
48 #endif
49
50 #ifdef CONFIG_NAND
51 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
52 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
53 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
54 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
55 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
56 #if defined(CONFIG_TARGET_T1024RDB)
57 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg
58 #elif defined(CONFIG_TARGET_T1023RDB)
59 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg
60 #endif
61 #define CONFIG_SPL_NAND_BOOT
62 #endif
63
64 #ifdef CONFIG_SPIFLASH
65 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
66 #define CONFIG_SPL_SPI_FLASH_MINIMAL
67 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
68 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
69 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
70 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
71 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
72 #ifndef CONFIG_SPL_BUILD
73 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
74 #endif
75 #if defined(CONFIG_TARGET_T1024RDB)
76 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg
77 #elif defined(CONFIG_TARGET_T1023RDB)
78 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg
79 #endif
80 #define CONFIG_SPL_SPI_BOOT
81 #endif
82
83 #ifdef CONFIG_SDCARD
84 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
85 #define CONFIG_SPL_MMC_MINIMAL
86 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
87 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
88 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
89 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
90 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
91 #ifndef CONFIG_SPL_BUILD
92 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
93 #endif
94 #if defined(CONFIG_TARGET_T1024RDB)
95 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg
96 #elif defined(CONFIG_TARGET_T1023RDB)
97 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg
98 #endif
99 #define CONFIG_SPL_MMC_BOOT
100 #endif
101
102 #endif /* CONFIG_RAMBOOT_PBL */
103
104 #ifndef CONFIG_SYS_TEXT_BASE
105 #define CONFIG_SYS_TEXT_BASE 0xeff40000
106 #endif
107
108 #ifndef CONFIG_RESET_VECTOR_ADDRESS
109 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
110 #endif
111
112 #ifdef CONFIG_MTD_NOR_FLASH
113 #define CONFIG_FLASH_CFI_DRIVER
114 #define CONFIG_SYS_FLASH_CFI
115 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
116 #endif
117
118 /* PCIe Boot - Master */
119 #define CONFIG_SRIO_PCIE_BOOT_MASTER
120 /*
121 * for slave u-boot IMAGE instored in master memory space,
122 * PHYS must be aligned based on the SIZE
123 */
124 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
125 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
126 #ifdef CONFIG_PHYS_64BIT
127 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
128 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
129 #else
130 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
131 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
132 #endif
133 /*
134 * for slave UCODE and ENV instored in master memory space,
135 * PHYS must be aligned based on the SIZE
136 */
137 #ifdef CONFIG_PHYS_64BIT
138 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
139 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
140 #else
141 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
142 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
143 #endif
144 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
145 /* slave core release by master*/
146 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
147 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
148
149 /* PCIe Boot - Slave */
150 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
151 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
152 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
153 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
154 /* Set 1M boot space for PCIe boot */
155 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
156 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
157 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
158 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
159 #endif
160
161 #if defined(CONFIG_SPIFLASH)
162 #define CONFIG_SYS_EXTRA_ENV_RELOC
163 #define CONFIG_ENV_IS_IN_SPI_FLASH
164 #define CONFIG_ENV_SPI_BUS 0
165 #define CONFIG_ENV_SPI_CS 0
166 #define CONFIG_ENV_SPI_MAX_HZ 10000000
167 #define CONFIG_ENV_SPI_MODE 0
168 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
169 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
170 #if defined(CONFIG_TARGET_T1024RDB)
171 #define CONFIG_ENV_SECT_SIZE 0x10000
172 #elif defined(CONFIG_TARGET_T1023RDB)
173 #define CONFIG_ENV_SECT_SIZE 0x40000
174 #endif
175 #elif defined(CONFIG_SDCARD)
176 #define CONFIG_SYS_EXTRA_ENV_RELOC
177 #define CONFIG_SYS_MMC_ENV_DEV 0
178 #define CONFIG_ENV_SIZE 0x2000
179 #define CONFIG_ENV_OFFSET (512 * 0x800)
180 #elif defined(CONFIG_NAND)
181 #define CONFIG_SYS_EXTRA_ENV_RELOC
182 #define CONFIG_ENV_SIZE 0x2000
183 #if defined(CONFIG_TARGET_T1024RDB)
184 #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
185 #elif defined(CONFIG_TARGET_T1023RDB)
186 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
187 #endif
188 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
189 #define CONFIG_ENV_IS_IN_REMOTE
190 #define CONFIG_ENV_ADDR 0xffe20000
191 #define CONFIG_ENV_SIZE 0x2000
192 #elif defined(CONFIG_ENV_IS_NOWHERE)
193 #define CONFIG_ENV_SIZE 0x2000
194 #else
195 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
196 #define CONFIG_ENV_SIZE 0x2000
197 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
198 #endif
199
200 #ifndef __ASSEMBLY__
201 unsigned long get_board_sys_clk(void);
202 unsigned long get_board_ddr_clk(void);
203 #endif
204
205 #define CONFIG_SYS_CLK_FREQ 100000000
206 #define CONFIG_DDR_CLK_FREQ 100000000
207
208 /*
209 * These can be toggled for performance analysis, otherwise use default.
210 */
211 #define CONFIG_SYS_CACHE_STASHING
212 #define CONFIG_BACKSIDE_L2_CACHE
213 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
214 #define CONFIG_BTB /* toggle branch predition */
215 #define CONFIG_DDR_ECC
216 #ifdef CONFIG_DDR_ECC
217 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
218 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
219 #endif
220
221 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
222 #define CONFIG_SYS_MEMTEST_END 0x00400000
223 #define CONFIG_SYS_ALT_MEMTEST
224 #define CONFIG_PANIC_HANG /* do not reset board on panic */
225
226 /*
227 * Config the L3 Cache as L3 SRAM
228 */
229 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
230 #define CONFIG_SYS_L3_SIZE (256 << 10)
231 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
232 #ifdef CONFIG_RAMBOOT_PBL
233 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
234 #endif
235 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
236 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
237 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
238 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
239
240 #ifdef CONFIG_PHYS_64BIT
241 #define CONFIG_SYS_DCSRBAR 0xf0000000
242 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
243 #endif
244
245 /* EEPROM */
246 #define CONFIG_ID_EEPROM
247 #define CONFIG_SYS_I2C_EEPROM_NXID
248 #define CONFIG_SYS_EEPROM_BUS_NUM 0
249 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
250 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
251 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
252 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
253
254 /*
255 * DDR Setup
256 */
257 #define CONFIG_VERY_BIG_RAM
258 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
259 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
260 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
261 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
262 #define CONFIG_FSL_DDR_INTERACTIVE
263 #if defined(CONFIG_TARGET_T1024RDB)
264 #define CONFIG_DDR_SPD
265 #define CONFIG_SYS_SPD_BUS_NUM 0
266 #define SPD_EEPROM_ADDRESS 0x51
267 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
268 #elif defined(CONFIG_TARGET_T1023RDB)
269 #define CONFIG_SYS_DDR_RAW_TIMING
270 #define CONFIG_SYS_SDRAM_SIZE 2048
271 #endif
272
273 /*
274 * IFC Definitions
275 */
276 #define CONFIG_SYS_FLASH_BASE 0xe8000000
277 #ifdef CONFIG_PHYS_64BIT
278 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
279 #else
280 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
281 #endif
282
283 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
284 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
285 CSPR_PORT_SIZE_16 | \
286 CSPR_MSEL_NOR | \
287 CSPR_V)
288 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
289
290 /* NOR Flash Timing Params */
291 #if defined(CONFIG_TARGET_T1024RDB)
292 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
293 #elif defined(CONFIG_TARGET_T1023RDB)
294 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
295 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
296 #endif
297 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
298 FTIM0_NOR_TEADC(0x5) | \
299 FTIM0_NOR_TEAHC(0x5))
300 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
301 FTIM1_NOR_TRAD_NOR(0x1A) |\
302 FTIM1_NOR_TSEQRAD_NOR(0x13))
303 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
304 FTIM2_NOR_TCH(0x4) | \
305 FTIM2_NOR_TWPH(0x0E) | \
306 FTIM2_NOR_TWP(0x1c))
307 #define CONFIG_SYS_NOR_FTIM3 0x0
308
309 #define CONFIG_SYS_FLASH_QUIET_TEST
310 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
311
312 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
313 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
314 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
315 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
316
317 #define CONFIG_SYS_FLASH_EMPTY_INFO
318 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
319
320 #ifdef CONFIG_TARGET_T1024RDB
321 /* CPLD on IFC */
322 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
323 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
324 #define CONFIG_SYS_CSPR2_EXT (0xf)
325 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
326 | CSPR_PORT_SIZE_8 \
327 | CSPR_MSEL_GPCM \
328 | CSPR_V)
329 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
330 #define CONFIG_SYS_CSOR2 0x0
331
332 /* CPLD Timing parameters for IFC CS2 */
333 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
334 FTIM0_GPCM_TEADC(0x0e) | \
335 FTIM0_GPCM_TEAHC(0x0e))
336 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
337 FTIM1_GPCM_TRAD(0x1f))
338 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
339 FTIM2_GPCM_TCH(0x8) | \
340 FTIM2_GPCM_TWP(0x1f))
341 #define CONFIG_SYS_CS2_FTIM3 0x0
342 #endif
343
344 /* NAND Flash on IFC */
345 #define CONFIG_NAND_FSL_IFC
346 #define CONFIG_SYS_NAND_BASE 0xff800000
347 #ifdef CONFIG_PHYS_64BIT
348 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
349 #else
350 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
351 #endif
352 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
353 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
354 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
355 | CSPR_MSEL_NAND /* MSEL = NAND */ \
356 | CSPR_V)
357 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
358
359 #if defined(CONFIG_TARGET_T1024RDB)
360 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
361 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
362 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
363 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
364 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
365 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
366 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
367 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
368 #elif defined(CONFIG_TARGET_T1023RDB)
369 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
370 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
371 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
372 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
373 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
374 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
375 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
376 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
377 #endif
378
379 #define CONFIG_SYS_NAND_ONFI_DETECTION
380 /* ONFI NAND Flash mode0 Timing Params */
381 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
382 FTIM0_NAND_TWP(0x18) | \
383 FTIM0_NAND_TWCHT(0x07) | \
384 FTIM0_NAND_TWH(0x0a))
385 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
386 FTIM1_NAND_TWBE(0x39) | \
387 FTIM1_NAND_TRR(0x0e) | \
388 FTIM1_NAND_TRP(0x18))
389 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
390 FTIM2_NAND_TREH(0x0a) | \
391 FTIM2_NAND_TWHRE(0x1e))
392 #define CONFIG_SYS_NAND_FTIM3 0x0
393
394 #define CONFIG_SYS_NAND_DDR_LAW 11
395 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
396 #define CONFIG_SYS_MAX_NAND_DEVICE 1
397 #define CONFIG_CMD_NAND
398
399 #if defined(CONFIG_NAND)
400 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
401 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
402 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
403 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
404 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
405 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
406 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
407 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
408 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
409 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
410 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
411 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
412 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
413 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
414 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
415 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
416 #else
417 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
418 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
419 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
420 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
421 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
422 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
423 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
424 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
425 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
426 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
427 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
428 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
429 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
430 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
431 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
432 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
433 #endif
434
435 #ifdef CONFIG_SPL_BUILD
436 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
437 #else
438 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
439 #endif
440
441 #if defined(CONFIG_RAMBOOT_PBL)
442 #define CONFIG_SYS_RAMBOOT
443 #endif
444
445 #define CONFIG_BOARD_EARLY_INIT_R
446 #define CONFIG_MISC_INIT_R
447
448 #define CONFIG_HWCONFIG
449
450 /* define to use L1 as initial stack */
451 #define CONFIG_L1_INIT_RAM
452 #define CONFIG_SYS_INIT_RAM_LOCK
453 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
454 #ifdef CONFIG_PHYS_64BIT
455 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
456 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
457 /* The assembler doesn't like typecast */
458 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
459 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
460 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
461 #else
462 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
463 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
464 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
465 #endif
466 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
467
468 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
469 GENERATED_GBL_DATA_SIZE)
470 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
471
472 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
473 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
474
475 /* Serial Port */
476 #define CONFIG_CONS_INDEX 1
477 #define CONFIG_SYS_NS16550_SERIAL
478 #define CONFIG_SYS_NS16550_REG_SIZE 1
479 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
480
481 #define CONFIG_SYS_BAUDRATE_TABLE \
482 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
483
484 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
485 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
486 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
487 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
488
489 /* Video */
490 #undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
491 #ifdef CONFIG_FSL_DIU_FB
492 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
493 #define CONFIG_VIDEO_LOGO
494 #define CONFIG_VIDEO_BMP_LOGO
495 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
496 /*
497 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
498 * disable empty flash sector detection, which is I/O-intensive.
499 */
500 #undef CONFIG_SYS_FLASH_EMPTY_INFO
501 #endif
502
503 /* I2C */
504 #define CONFIG_SYS_I2C
505 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
506 #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
507 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
508 #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
509 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
510 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
511 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
512
513 #define I2C_PCA6408_BUS_NUM 1
514 #define I2C_PCA6408_ADDR 0x20
515
516 /* I2C bus multiplexer */
517 #define I2C_MUX_CH_DEFAULT 0x8
518
519 /*
520 * RTC configuration
521 */
522 #define RTC
523 #define CONFIG_RTC_DS1337 1
524 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
525
526 /*
527 * eSPI - Enhanced SPI
528 */
529 #define CONFIG_SPI_FLASH_BAR
530 #define CONFIG_SF_DEFAULT_SPEED 10000000
531 #define CONFIG_SF_DEFAULT_MODE 0
532
533 /*
534 * General PCIe
535 * Memory space is mapped 1-1, but I/O space must start from 0.
536 */
537 #define CONFIG_PCIE1 /* PCIE controller 1 */
538 #define CONFIG_PCIE2 /* PCIE controller 2 */
539 #define CONFIG_PCIE3 /* PCIE controller 3 */
540 #ifdef CONFIG_ARCH_T1040
541 #define CONFIG_PCIE4 /* PCIE controller 4 */
542 #endif
543 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
544 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
545 #define CONFIG_PCI_INDIRECT_BRIDGE
546
547 #ifdef CONFIG_PCI
548 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
549 #ifdef CONFIG_PCIE1
550 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
551 #ifdef CONFIG_PHYS_64BIT
552 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
553 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
554 #else
555 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
556 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
557 #endif
558 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
559 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
560 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
561 #ifdef CONFIG_PHYS_64BIT
562 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
563 #else
564 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
565 #endif
566 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
567 #endif
568
569 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
570 #ifdef CONFIG_PCIE2
571 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
572 #ifdef CONFIG_PHYS_64BIT
573 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
574 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
575 #else
576 #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
577 #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
578 #endif
579 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
580 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
581 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
582 #ifdef CONFIG_PHYS_64BIT
583 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
584 #else
585 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
586 #endif
587 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
588 #endif
589
590 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
591 #ifdef CONFIG_PCIE3
592 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
593 #ifdef CONFIG_PHYS_64BIT
594 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
595 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
596 #else
597 #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
598 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
599 #endif
600 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
601 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
602 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
603 #ifdef CONFIG_PHYS_64BIT
604 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
605 #else
606 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
607 #endif
608 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
609 #endif
610
611 /* controller 4, Base address 203000, to be removed */
612 #ifdef CONFIG_PCIE4
613 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
614 #ifdef CONFIG_PHYS_64BIT
615 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
616 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
617 #else
618 #define CONFIG_SYS_PCIE4_MEM_BUS 0xb0000000
619 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xb0000000
620 #endif
621 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
622 #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
623 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
624 #ifdef CONFIG_PHYS_64BIT
625 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
626 #else
627 #define CONFIG_SYS_PCIE4_IO_PHYS 0xf8030000
628 #endif
629 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
630 #endif
631
632 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
633 #endif /* CONFIG_PCI */
634
635 /*
636 * USB
637 */
638 #define CONFIG_HAS_FSL_DR_USB
639
640 #ifdef CONFIG_HAS_FSL_DR_USB
641 #define CONFIG_USB_EHCI_FSL
642 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
643 #endif
644
645 /*
646 * SDHC
647 */
648 #ifdef CONFIG_MMC
649 #define CONFIG_FSL_ESDHC
650 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
651 #endif
652
653 /* Qman/Bman */
654 #ifndef CONFIG_NOBQFMAN
655 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
656 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
657 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
658 #ifdef CONFIG_PHYS_64BIT
659 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
660 #else
661 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
662 #endif
663 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
664 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
665 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
666 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
667 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
668 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
669 CONFIG_SYS_BMAN_CENA_SIZE)
670 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
671 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
672 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
673 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
674 #ifdef CONFIG_PHYS_64BIT
675 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
676 #else
677 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
678 #endif
679 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
680 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
681 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
682 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
683 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
684 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
685 CONFIG_SYS_QMAN_CENA_SIZE)
686 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
687 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
688
689 #define CONFIG_SYS_DPAA_FMAN
690
691 #ifdef CONFIG_TARGET_T1024RDB
692 #define CONFIG_QE
693 #define CONFIG_U_QE
694 #endif
695 /* Default address of microcode for the Linux FMan driver */
696 #if defined(CONFIG_SPIFLASH)
697 /*
698 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
699 * env, so we got 0x110000.
700 */
701 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
702 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
703 #define CONFIG_SYS_QE_FW_ADDR 0x130000
704 #elif defined(CONFIG_SDCARD)
705 /*
706 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
707 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
708 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
709 */
710 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
711 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
712 #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
713 #elif defined(CONFIG_NAND)
714 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
715 #if defined(CONFIG_TARGET_T1024RDB)
716 #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
717 #define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
718 #elif defined(CONFIG_TARGET_T1023RDB)
719 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
720 #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
721 #endif
722 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
723 /*
724 * Slave has no ucode locally, it can fetch this from remote. When implementing
725 * in two corenet boards, slave's ucode could be stored in master's memory
726 * space, the address can be mapped from slave TLB->slave LAW->
727 * slave SRIO or PCIE outbound window->master inbound window->
728 * master LAW->the ucode address in master's memory space.
729 */
730 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
731 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
732 #else
733 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
734 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
735 #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
736 #endif
737 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
738 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
739 #endif /* CONFIG_NOBQFMAN */
740
741 #ifdef CONFIG_SYS_DPAA_FMAN
742 #define CONFIG_FMAN_ENET
743 #define CONFIG_PHYLIB_10G
744 #define CONFIG_PHY_REALTEK
745 #define CONFIG_PHY_AQUANTIA
746 #if defined(CONFIG_TARGET_T1024RDB)
747 #define RGMII_PHY1_ADDR 0x2
748 #define RGMII_PHY2_ADDR 0x6
749 #define SGMII_AQR_PHY_ADDR 0x2
750 #define FM1_10GEC1_PHY_ADDR 0x1
751 #elif defined(CONFIG_TARGET_T1023RDB)
752 #define RGMII_PHY1_ADDR 0x1
753 #define SGMII_RTK_PHY_ADDR 0x3
754 #define SGMII_AQR_PHY_ADDR 0x2
755 #endif
756 #endif
757
758 #ifdef CONFIG_FMAN_ENET
759 #define CONFIG_MII /* MII PHY management */
760 #define CONFIG_ETHPRIME "FM1@DTSEC4"
761 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
762 #endif
763
764 /*
765 * Dynamic MTD Partition support with mtdparts
766 */
767 #ifdef CONFIG_MTD_NOR_FLASH
768 #define CONFIG_MTD_DEVICE
769 #define CONFIG_MTD_PARTITIONS
770 #define CONFIG_FLASH_CFI_MTD
771 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
772 "spi0=spife110000.1"
773 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
774 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
775 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
776 "1m(uboot),5m(kernel),128k(dtb),-(user)"
777 #endif
778
779 /*
780 * Environment
781 */
782 #define CONFIG_LOADS_ECHO /* echo on for serial download */
783 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
784
785 /*
786 * Command line configuration.
787 */
788 #define CONFIG_CMD_REGINFO
789
790 #ifdef CONFIG_PCI
791 #define CONFIG_CMD_PCI
792 #endif
793
794 /*
795 * Miscellaneous configurable options
796 */
797 #define CONFIG_SYS_LONGHELP /* undef to save memory */
798 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
799 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
800 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
801 #ifdef CONFIG_CMD_KGDB
802 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
803 #else
804 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
805 #endif
806 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
807 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
808 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
809
810 /*
811 * For booting Linux, the board info and command line data
812 * have to be in the first 64 MB of memory, since this is
813 * the maximum mapped by the Linux kernel during initialization.
814 */
815 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
816 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
817
818 #ifdef CONFIG_CMD_KGDB
819 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
820 #endif
821
822 /*
823 * Environment Configuration
824 */
825 #define CONFIG_ROOTPATH "/opt/nfsroot"
826 #define CONFIG_BOOTFILE "uImage"
827 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
828 #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
829 #define __USB_PHY_TYPE utmi
830
831 #ifdef CONFIG_ARCH_T1024
832 #define CONFIG_BOARDNAME t1024rdb
833 #define BANK_INTLV cs0_cs1
834 #else
835 #define CONFIG_BOARDNAME t1023rdb
836 #define BANK_INTLV null
837 #endif
838
839 #define CONFIG_EXTRA_ENV_SETTINGS \
840 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
841 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
842 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
843 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
844 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
845 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
846 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
847 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
848 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
849 "netdev=eth0\0" \
850 "tftpflash=tftpboot $loadaddr $uboot && " \
851 "protect off $ubootaddr +$filesize && " \
852 "erase $ubootaddr +$filesize && " \
853 "cp.b $loadaddr $ubootaddr $filesize && " \
854 "protect on $ubootaddr +$filesize && " \
855 "cmp.b $loadaddr $ubootaddr $filesize\0" \
856 "consoledev=ttyS0\0" \
857 "ramdiskaddr=2000000\0" \
858 "fdtaddr=1e00000\0" \
859 "bdev=sda3\0"
860
861 #define CONFIG_LINUX \
862 "setenv bootargs root=/dev/ram rw " \
863 "console=$consoledev,$baudrate $othbootargs;" \
864 "setenv ramdiskaddr 0x02000000;" \
865 "setenv fdtaddr 0x00c00000;" \
866 "setenv loadaddr 0x1000000;" \
867 "bootm $loadaddr $ramdiskaddr $fdtaddr"
868
869 #define CONFIG_NFSBOOTCOMMAND \
870 "setenv bootargs root=/dev/nfs rw " \
871 "nfsroot=$serverip:$rootpath " \
872 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
873 "console=$consoledev,$baudrate $othbootargs;" \
874 "tftp $loadaddr $bootfile;" \
875 "tftp $fdtaddr $fdtfile;" \
876 "bootm $loadaddr - $fdtaddr"
877
878 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
879
880 #include <asm/fsl_secure_boot.h>
881
882 #endif /* __T1024RDB_H */