]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/T1040QDS.h
Merge git://git.denx.de/u-boot-mpc85xx
[people/ms/u-boot.git] / include / configs / T1040QDS.h
1 /*
2 * Copyright 2013-2014 Freescale Semiconductor, Inc.
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23 #ifndef __CONFIG_H
24 #define __CONFIG_H
25
26 /*
27 * T1040 QDS board configuration file
28 */
29 #define CONFIG_T1040QDS
30 #define CONFIG_PHYS_64BIT
31 #define CONFIG_SYS_GENERIC_BOARD
32 #define CONFIG_DISPLAY_BOARDINFO
33
34 #ifdef CONFIG_RAMBOOT_PBL
35 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
36 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
37 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t1040qds/t1040_pbi.cfg
38 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t1040qds/t1040_rcw.cfg
39 #endif
40
41 /* High Level Configuration Options */
42 #define CONFIG_BOOKE
43 #define CONFIG_E500 /* BOOKE e500 family */
44 #define CONFIG_E500MC /* BOOKE e500mc family */
45 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
46 #define CONFIG_MP /* support multiple processors */
47
48 /* support deep sleep */
49 #define CONFIG_DEEP_SLEEP
50 #define CONFIG_SILENT_CONSOLE
51
52 #ifndef CONFIG_SYS_TEXT_BASE
53 #define CONFIG_SYS_TEXT_BASE 0xeff40000
54 #endif
55
56 #ifndef CONFIG_RESET_VECTOR_ADDRESS
57 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
58 #endif
59
60 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
61 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
62 #define CONFIG_FSL_IFC /* Enable IFC Support */
63 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
64 #define CONFIG_PCI /* Enable PCI/PCIE */
65 #define CONFIG_PCI_INDIRECT_BRIDGE
66 #define CONFIG_PCIE1 /* PCIE controler 1 */
67 #define CONFIG_PCIE2 /* PCIE controler 2 */
68 #define CONFIG_PCIE3 /* PCIE controler 3 */
69 #define CONFIG_PCIE4 /* PCIE controler 4 */
70
71 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
72 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
73
74 #define CONFIG_FSL_LAW /* Use common FSL init code */
75
76 #define CONFIG_ENV_OVERWRITE
77
78 #ifdef CONFIG_SYS_NO_FLASH
79 #define CONFIG_ENV_IS_NOWHERE
80 #else
81 #define CONFIG_FLASH_CFI_DRIVER
82 #define CONFIG_SYS_FLASH_CFI
83 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
84 #endif
85
86 #ifndef CONFIG_SYS_NO_FLASH
87 #if defined(CONFIG_SPIFLASH)
88 #define CONFIG_SYS_EXTRA_ENV_RELOC
89 #define CONFIG_ENV_IS_IN_SPI_FLASH
90 #define CONFIG_ENV_SPI_BUS 0
91 #define CONFIG_ENV_SPI_CS 0
92 #define CONFIG_ENV_SPI_MAX_HZ 10000000
93 #define CONFIG_ENV_SPI_MODE 0
94 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
95 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
96 #define CONFIG_ENV_SECT_SIZE 0x10000
97 #elif defined(CONFIG_SDCARD)
98 #define CONFIG_SYS_EXTRA_ENV_RELOC
99 #define CONFIG_ENV_IS_IN_MMC
100 #define CONFIG_SYS_MMC_ENV_DEV 0
101 #define CONFIG_ENV_SIZE 0x2000
102 #define CONFIG_ENV_OFFSET (512 * 1658)
103 #elif defined(CONFIG_NAND)
104 #define CONFIG_SYS_EXTRA_ENV_RELOC
105 #define CONFIG_ENV_IS_IN_NAND
106 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
107 #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
108 #else
109 #define CONFIG_ENV_IS_IN_FLASH
110 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
111 #define CONFIG_ENV_SIZE 0x2000
112 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
113 #endif
114 #else /* CONFIG_SYS_NO_FLASH */
115 #define CONFIG_ENV_SIZE 0x2000
116 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
117 #endif
118
119 #ifndef __ASSEMBLY__
120 unsigned long get_board_sys_clk(void);
121 unsigned long get_board_ddr_clk(void);
122 #endif
123
124 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
125 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
126
127 /*
128 * These can be toggled for performance analysis, otherwise use default.
129 */
130 #define CONFIG_SYS_CACHE_STASHING
131 #define CONFIG_BACKSIDE_L2_CACHE
132 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
133 #define CONFIG_BTB /* toggle branch predition */
134 #define CONFIG_DDR_ECC
135 #ifdef CONFIG_DDR_ECC
136 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
137 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
138 #endif
139
140 #define CONFIG_ENABLE_36BIT_PHYS
141
142 #define CONFIG_ADDR_MAP
143 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
144
145 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
146 #define CONFIG_SYS_MEMTEST_END 0x00400000
147 #define CONFIG_SYS_ALT_MEMTEST
148 #define CONFIG_PANIC_HANG /* do not reset board on panic */
149
150 /*
151 * Config the L3 Cache as L3 SRAM
152 */
153 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
154
155 #define CONFIG_SYS_DCSRBAR 0xf0000000
156 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
157
158 /* EEPROM */
159 #define CONFIG_ID_EEPROM
160 #define CONFIG_SYS_I2C_EEPROM_NXID
161 #define CONFIG_SYS_EEPROM_BUS_NUM 0
162 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
163 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
164 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
165 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
166
167 /*
168 * DDR Setup
169 */
170 #define CONFIG_VERY_BIG_RAM
171 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
172 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
173
174 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
175 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
176 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
177
178 #define CONFIG_DDR_SPD
179 #ifndef CONFIG_SYS_FSL_DDR4
180 #define CONFIG_SYS_FSL_DDR3
181 #endif
182 #define CONFIG_FSL_DDR_INTERACTIVE
183
184 #define CONFIG_SYS_SPD_BUS_NUM 0
185 #define SPD_EEPROM_ADDRESS 0x51
186
187 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
188
189 /*
190 * IFC Definitions
191 */
192 #define CONFIG_SYS_FLASH_BASE 0xe0000000
193 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
194
195 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
196 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
197 + 0x8000000) | \
198 CSPR_PORT_SIZE_16 | \
199 CSPR_MSEL_NOR | \
200 CSPR_V)
201 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
202 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
203 CSPR_PORT_SIZE_16 | \
204 CSPR_MSEL_NOR | \
205 CSPR_V)
206 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
207
208 /*
209 * TDM Definition
210 */
211 #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
212
213 /* NOR Flash Timing Params */
214 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
215 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
216 FTIM0_NOR_TEADC(0x5) | \
217 FTIM0_NOR_TEAHC(0x5))
218 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
219 FTIM1_NOR_TRAD_NOR(0x1A) |\
220 FTIM1_NOR_TSEQRAD_NOR(0x13))
221 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
222 FTIM2_NOR_TCH(0x4) | \
223 FTIM2_NOR_TWPH(0x0E) | \
224 FTIM2_NOR_TWP(0x1c))
225 #define CONFIG_SYS_NOR_FTIM3 0x0
226
227 #define CONFIG_SYS_FLASH_QUIET_TEST
228 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
229
230 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
231 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
232 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
233 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
234
235 #define CONFIG_SYS_FLASH_EMPTY_INFO
236 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
237 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
238 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
239 #define QIXIS_BASE 0xffdf0000
240 #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
241 #define QIXIS_LBMAP_SWITCH 0x06
242 #define QIXIS_LBMAP_MASK 0x0f
243 #define QIXIS_LBMAP_SHIFT 0
244 #define QIXIS_LBMAP_DFLTBANK 0x00
245 #define QIXIS_LBMAP_ALTBANK 0x04
246 #define QIXIS_RST_CTL_RESET 0x31
247 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
248 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
249 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
250 #define QIXIS_RST_FORCE_MEM 0x01
251
252 #define CONFIG_SYS_CSPR3_EXT (0xf)
253 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
254 | CSPR_PORT_SIZE_8 \
255 | CSPR_MSEL_GPCM \
256 | CSPR_V)
257 #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
258 #define CONFIG_SYS_CSOR3 0x0
259 /* QIXIS Timing parameters for IFC CS3 */
260 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
261 FTIM0_GPCM_TEADC(0x0e) | \
262 FTIM0_GPCM_TEAHC(0x0e))
263 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
264 FTIM1_GPCM_TRAD(0x3f))
265 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
266 FTIM2_GPCM_TCH(0x8) | \
267 FTIM2_GPCM_TWP(0x1f))
268 #define CONFIG_SYS_CS3_FTIM3 0x0
269
270 #define CONFIG_NAND_FSL_IFC
271 #define CONFIG_SYS_NAND_BASE 0xff800000
272 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
273
274 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
275 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
276 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
277 | CSPR_MSEL_NAND /* MSEL = NAND */ \
278 | CSPR_V)
279 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
280
281 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
282 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
283 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
284 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
285 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
286 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
287 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
288
289 #define CONFIG_SYS_NAND_ONFI_DETECTION
290
291 /* ONFI NAND Flash mode0 Timing Params */
292 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
293 FTIM0_NAND_TWP(0x18) | \
294 FTIM0_NAND_TWCHT(0x07) | \
295 FTIM0_NAND_TWH(0x0a))
296 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
297 FTIM1_NAND_TWBE(0x39) | \
298 FTIM1_NAND_TRR(0x0e) | \
299 FTIM1_NAND_TRP(0x18))
300 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
301 FTIM2_NAND_TREH(0x0a) | \
302 FTIM2_NAND_TWHRE(0x1e))
303 #define CONFIG_SYS_NAND_FTIM3 0x0
304
305 #define CONFIG_SYS_NAND_DDR_LAW 11
306 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
307 #define CONFIG_SYS_MAX_NAND_DEVICE 1
308 #define CONFIG_MTD_NAND_VERIFY_WRITE
309 #define CONFIG_CMD_NAND
310
311 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
312
313 #if defined(CONFIG_NAND)
314 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
315 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
316 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
317 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
318 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
319 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
320 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
321 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
322 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
323 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
324 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
325 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
326 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
327 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
328 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
329 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
330 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
331 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
332 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
333 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
334 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
335 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
336 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
337 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
338 #else
339 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
340 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
341 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
342 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
343 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
344 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
345 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
346 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
347 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
348 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
349 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
350 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
351 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
352 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
353 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
354 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
355 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
356 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
357 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
358 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
359 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
360 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
361 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
362 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
363 #endif
364
365 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
366
367 #if defined(CONFIG_RAMBOOT_PBL)
368 #define CONFIG_SYS_RAMBOOT
369 #endif
370
371 #define CONFIG_BOARD_EARLY_INIT_R
372 #define CONFIG_MISC_INIT_R
373
374 #define CONFIG_HWCONFIG
375
376 /* define to use L1 as initial stack */
377 #define CONFIG_L1_INIT_RAM
378 #define CONFIG_SYS_INIT_RAM_LOCK
379 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
380 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
381 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000
382 /* The assembler doesn't like typecast */
383 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
384 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
385 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
386 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
387
388 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
389 GENERATED_GBL_DATA_SIZE)
390 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
391
392 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
393 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
394
395 /* Serial Port - controlled on board with jumper J8
396 * open - index 2
397 * shorted - index 1
398 */
399 #define CONFIG_CONS_INDEX 1
400 #define CONFIG_SYS_NS16550
401 #define CONFIG_SYS_NS16550_SERIAL
402 #define CONFIG_SYS_NS16550_REG_SIZE 1
403 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
404
405 #define CONFIG_SYS_BAUDRATE_TABLE \
406 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
407
408 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
409 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
410 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
411 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
412 #define CONFIG_SERIAL_MULTI /* Enable both serial ports */
413 #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
414
415 /* Use the HUSH parser */
416 #define CONFIG_SYS_HUSH_PARSER
417 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
418
419 /* Video */
420 #define CONFIG_FSL_DIU_FB
421 #ifdef CONFIG_FSL_DIU_FB
422 #define CONFIG_FSL_DIU_CH7301
423 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
424 #define CONFIG_VIDEO
425 #define CONFIG_CMD_BMP
426 #define CONFIG_CFB_CONSOLE
427 #define CONFIG_VIDEO_SW_CURSOR
428 #define CONFIG_VGA_AS_SINGLE_DEVICE
429 #define CONFIG_VIDEO_LOGO
430 #define CONFIG_VIDEO_BMP_LOGO
431 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
432 /*
433 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
434 * disable empty flash sector detection, which is I/O-intensive.
435 */
436 #undef CONFIG_SYS_FLASH_EMPTY_INFO
437 #endif
438
439 /* pass open firmware flat tree */
440 #define CONFIG_OF_LIBFDT
441 #define CONFIG_OF_BOARD_SETUP
442 #define CONFIG_OF_STDOUT_VIA_ALIAS
443
444 /* new uImage format support */
445 #define CONFIG_FIT
446 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
447
448 /* I2C */
449 #define CONFIG_SYS_I2C
450 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
451 #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
452 #define CONFIG_SYS_FSL_I2C2_SPEED 50000
453 #define CONFIG_SYS_FSL_I2C3_SPEED 50000
454 #define CONFIG_SYS_FSL_I2C4_SPEED 50000
455 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
456 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
457 #define CONFIG_SYS_FSL_I2C3_SLAVE 0x7F
458 #define CONFIG_SYS_FSL_I2C4_SLAVE 0x7F
459 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
460 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
461 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
462 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
463
464 #define I2C_MUX_PCA_ADDR 0x77
465 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
466
467
468 /* I2C bus multiplexer */
469 #define I2C_MUX_CH_DEFAULT 0x8
470 #define I2C_MUX_CH_DIU 0xC
471
472 /* LDI/DVI Encoder for display */
473 #define CONFIG_SYS_I2C_LDI_ADDR 0x38
474 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
475
476 /*
477 * RTC configuration
478 */
479 #define RTC
480 #define CONFIG_RTC_DS3231 1
481 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
482
483 /*
484 * eSPI - Enhanced SPI
485 */
486 #define CONFIG_FSL_ESPI
487 #define CONFIG_SPI_FLASH
488 #define CONFIG_SPI_FLASH_STMICRO
489 #define CONFIG_SPI_FLASH_SST
490 #define CONFIG_SPI_FLASH_EON
491 #define CONFIG_CMD_SF
492 #define CONFIG_SF_DEFAULT_SPEED 10000000
493 #define CONFIG_SF_DEFAULT_MODE 0
494
495 /*
496 * General PCI
497 * Memory space is mapped 1-1, but I/O space must start from 0.
498 */
499
500 #ifdef CONFIG_PCI
501 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
502 #ifdef CONFIG_PCIE1
503 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
504 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
505 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
506 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
507 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
508 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
509 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
510 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
511 #endif
512
513 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
514 #ifdef CONFIG_PCIE2
515 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
516 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
517 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
518 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
519 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
520 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
521 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
522 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
523 #endif
524
525 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
526 #ifdef CONFIG_PCIE3
527 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
528 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
529 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
530 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
531 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
532 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
533 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
534 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
535 #endif
536
537 /* controller 4, Base address 203000 */
538 #ifdef CONFIG_PCIE4
539 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
540 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
541 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
542 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
543 #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
544 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
545 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
546 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
547 #endif
548
549 #define CONFIG_PCI_PNP /* do pci plug-and-play */
550 #define CONFIG_E1000
551
552 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
553 #define CONFIG_DOS_PARTITION
554 #endif /* CONFIG_PCI */
555
556 /* SATA */
557 #define CONFIG_FSL_SATA_V2
558 #ifdef CONFIG_FSL_SATA_V2
559 #define CONFIG_LIBATA
560 #define CONFIG_FSL_SATA
561
562 #define CONFIG_SYS_SATA_MAX_DEVICE 2
563 #define CONFIG_SATA1
564 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
565 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
566 #define CONFIG_SATA2
567 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
568 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
569
570 #define CONFIG_LBA48
571 #define CONFIG_CMD_SATA
572 #define CONFIG_DOS_PARTITION
573 #define CONFIG_CMD_EXT2
574 #endif
575
576 /*
577 * USB
578 */
579 #define CONFIG_HAS_FSL_DR_USB
580
581 #ifdef CONFIG_HAS_FSL_DR_USB
582 #define CONFIG_USB_EHCI
583
584 #ifdef CONFIG_USB_EHCI
585 #define CONFIG_CMD_USB
586 #define CONFIG_USB_STORAGE
587 #define CONFIG_USB_EHCI_FSL
588 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
589 #define CONFIG_CMD_EXT2
590 #endif
591 #endif
592
593 #define CONFIG_MMC
594
595 #ifdef CONFIG_MMC
596 #define CONFIG_FSL_ESDHC
597 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
598 #define CONFIG_CMD_MMC
599 #define CONFIG_GENERIC_MMC
600 #define CONFIG_CMD_EXT2
601 #define CONFIG_CMD_FAT
602 #define CONFIG_DOS_PARTITION
603 #endif
604
605 /* Qman/Bman */
606 #ifndef CONFIG_NOBQFMAN
607 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
608 #define CONFIG_SYS_BMAN_NUM_PORTALS 25
609 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
610 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
611 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
612 #define CONFIG_SYS_QMAN_NUM_PORTALS 25
613 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
614 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
615 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
616
617 #define CONFIG_SYS_DPAA_FMAN
618 #define CONFIG_SYS_DPAA_PME
619
620 #define CONFIG_QE
621 #define CONFIG_U_QE
622 /* Default address of microcode for the Linux Fman driver */
623 #if defined(CONFIG_SPIFLASH)
624 /*
625 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
626 * env, so we got 0x110000.
627 */
628 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
629 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
630 #elif defined(CONFIG_SDCARD)
631 /*
632 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
633 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
634 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
635 */
636 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
637 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
638 #elif defined(CONFIG_NAND)
639 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
640 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
641 #else
642 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
643 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
644 #define CONFIG_SYS_QE_FW_ADDR 0xEFF10000
645 #endif
646 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
647 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
648 #endif /* CONFIG_NOBQFMAN */
649
650 #ifdef CONFIG_SYS_DPAA_FMAN
651 #define CONFIG_FMAN_ENET
652 #define CONFIG_PHYLIB_10G
653 #define CONFIG_PHY_VITESSE
654 #define CONFIG_PHY_REALTEK
655 #define CONFIG_PHY_TERANETICS
656 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
657 #define SGMII_CARD_PORT2_PHY_ADDR 0x10
658 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
659 #define SGMII_CARD_PORT4_PHY_ADDR 0x11
660 #endif
661
662 #ifdef CONFIG_FMAN_ENET
663 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x01
664 #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x02
665
666 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
667 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
668 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
669 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
670
671 #define CONFIG_MII /* MII PHY management */
672 #define CONFIG_ETHPRIME "FM1@DTSEC1"
673 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
674 #endif
675
676 /*
677 * Dynamic MTD Partition support with mtdparts
678 */
679 #ifndef CONFIG_SYS_NO_FLASH
680 #define CONFIG_MTD_DEVICE
681 #define CONFIG_MTD_PARTITIONS
682 #define CONFIG_CMD_MTDPARTS
683 #define CONFIG_FLASH_CFI_MTD
684 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
685 "spi0=spife110000.0"
686 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
687 "128k(dtb),96m(fs),-(user);"\
688 "fff800000.flash:2m(uboot),9m(kernel),"\
689 "128k(dtb),96m(fs),-(user);spife110000.0:" \
690 "2m(uboot),9m(kernel),128k(dtb),-(user)"
691 #endif
692
693 /*
694 * Environment
695 */
696 #define CONFIG_LOADS_ECHO /* echo on for serial download */
697 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
698
699 /*
700 * Command line configuration.
701 */
702 #include <config_cmd_default.h>
703
704 #define CONFIG_CMD_DATE
705 #define CONFIG_CMD_DHCP
706 #define CONFIG_CMD_EEPROM
707 #define CONFIG_CMD_ELF
708 #define CONFIG_CMD_ERRATA
709 #define CONFIG_CMD_GREPENV
710 #define CONFIG_CMD_IRQ
711 #define CONFIG_CMD_I2C
712 #define CONFIG_CMD_MII
713 #define CONFIG_CMD_PING
714 #define CONFIG_CMD_REGINFO
715 #define CONFIG_CMD_SETEXPR
716
717 #ifdef CONFIG_PCI
718 #define CONFIG_CMD_PCI
719 #define CONFIG_CMD_NET
720 #endif
721
722 /* Hash command with SHA acceleration supported in hardware */
723 #ifdef CONFIG_FSL_CAAM
724 #define CONFIG_CMD_HASH
725 #define CONFIG_SHA_HW_ACCEL
726 #endif
727
728 /*
729 * Miscellaneous configurable options
730 */
731 #define CONFIG_SYS_LONGHELP /* undef to save memory */
732 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
733 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
734 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
735 #ifdef CONFIG_CMD_KGDB
736 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
737 #else
738 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
739 #endif
740 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
741 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
742 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
743
744 /*
745 * For booting Linux, the board info and command line data
746 * have to be in the first 64 MB of memory, since this is
747 * the maximum mapped by the Linux kernel during initialization.
748 */
749 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
750 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
751
752 #ifdef CONFIG_CMD_KGDB
753 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
754 #endif
755
756 /*
757 * Environment Configuration
758 */
759 #define CONFIG_ROOTPATH "/opt/nfsroot"
760 #define CONFIG_BOOTFILE "uImage"
761 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
762
763 /* default location for tftp and bootm */
764 #define CONFIG_LOADADDR 1000000
765
766 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
767
768 #define CONFIG_BAUDRATE 115200
769
770 #define __USB_PHY_TYPE utmi
771
772 #define CONFIG_EXTRA_ENV_SETTINGS \
773 "hwconfig=fsl_ddr:bank_intlv=auto;" \
774 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
775 "netdev=eth0\0" \
776 "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
777 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
778 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
779 "tftpflash=tftpboot $loadaddr $uboot && " \
780 "protect off $ubootaddr +$filesize && " \
781 "erase $ubootaddr +$filesize && " \
782 "cp.b $loadaddr $ubootaddr $filesize && " \
783 "protect on $ubootaddr +$filesize && " \
784 "cmp.b $loadaddr $ubootaddr $filesize\0" \
785 "consoledev=ttyS0\0" \
786 "ramdiskaddr=2000000\0" \
787 "ramdiskfile=t1040qds/ramdisk.uboot\0" \
788 "fdtaddr=c00000\0" \
789 "fdtfile=t1040qds/t1040qds.dtb\0" \
790 "bdev=sda3\0"
791
792 #define CONFIG_LINUX \
793 "setenv bootargs root=/dev/ram rw " \
794 "console=$consoledev,$baudrate $othbootargs;" \
795 "setenv ramdiskaddr 0x02000000;" \
796 "setenv fdtaddr 0x00c00000;" \
797 "setenv loadaddr 0x1000000;" \
798 "bootm $loadaddr $ramdiskaddr $fdtaddr"
799
800 #define CONFIG_HDBOOT \
801 "setenv bootargs root=/dev/$bdev rw " \
802 "console=$consoledev,$baudrate $othbootargs;" \
803 "tftp $loadaddr $bootfile;" \
804 "tftp $fdtaddr $fdtfile;" \
805 "bootm $loadaddr - $fdtaddr"
806
807 #define CONFIG_NFSBOOTCOMMAND \
808 "setenv bootargs root=/dev/nfs rw " \
809 "nfsroot=$serverip:$rootpath " \
810 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
811 "console=$consoledev,$baudrate $othbootargs;" \
812 "tftp $loadaddr $bootfile;" \
813 "tftp $fdtaddr $fdtfile;" \
814 "bootm $loadaddr - $fdtaddr"
815
816 #define CONFIG_RAMBOOTCOMMAND \
817 "setenv bootargs root=/dev/ram rw " \
818 "console=$consoledev,$baudrate $othbootargs;" \
819 "tftp $ramdiskaddr $ramdiskfile;" \
820 "tftp $loadaddr $bootfile;" \
821 "tftp $fdtaddr $fdtfile;" \
822 "bootm $loadaddr $ramdiskaddr $fdtaddr"
823
824 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
825
826 #ifdef CONFIG_SECURE_BOOT
827 #include <asm/fsl_secure_boot.h>
828 #define CONFIG_CMD_BLOB
829 #endif
830
831 #endif /* __CONFIG_H */