]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/T4240QDS.h
0c1ec41e660a349059ea94026dcd72ddbdffe64b
[people/ms/u-boot.git] / include / configs / T4240QDS.h
1 /*
2 * Copyright 2011-2012 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * T4240 QDS board configuration file
9 */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #define CONFIG_FSL_SATA_V2
14 #define CONFIG_PCIE4
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
17
18 #ifdef CONFIG_RAMBOOT_PBL
19 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t4qds/t4_pbi.cfg
20 #if !defined(CONFIG_NAND) && !defined(CONFIG_SDCARD)
21 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
22 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
23 #else
24 #define CONFIG_SPL_FLUSH_IMAGE
25 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
26 #define CONFIG_SYS_TEXT_BASE 0x00201000
27 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
28 #define CONFIG_SPL_PAD_TO 0x40000
29 #define CONFIG_SPL_MAX_SIZE 0x28000
30 #define RESET_VECTOR_OFFSET 0x27FFC
31 #define BOOT_PAGE_OFFSET 0x27000
32
33 #ifdef CONFIG_NAND
34 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
35 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
36 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
37 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
38 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
39 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t4qds/t4_nand_rcw.cfg
40 #define CONFIG_SPL_NAND_BOOT
41 #endif
42
43 #ifdef CONFIG_SDCARD
44 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
45 #define CONFIG_SPL_MMC_MINIMAL
46 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
47 #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
48 #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
49 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
50 #ifndef CONFIG_SPL_BUILD
51 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
52 #endif
53 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
54 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t4qds/t4_sd_rcw.cfg
55 #define CONFIG_SPL_MMC_BOOT
56 #endif
57
58 #ifdef CONFIG_SPL_BUILD
59 #define CONFIG_SPL_SKIP_RELOCATE
60 #define CONFIG_SPL_COMMON_INIT_DDR
61 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
62 #endif
63
64 #endif
65 #endif /* CONFIG_RAMBOOT_PBL */
66
67 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
68 /* Set 1M boot space */
69 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
70 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
71 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
72 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
73 #endif
74
75 #define CONFIG_SRIO_PCIE_BOOT_MASTER
76 #define CONFIG_DDR_ECC
77
78 #include "t4qds.h"
79
80 #ifndef CONFIG_MTD_NOR_FLASH
81 #else
82 #define CONFIG_FLASH_CFI_DRIVER
83 #define CONFIG_SYS_FLASH_CFI
84 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
85 #endif
86
87 #if defined(CONFIG_SPIFLASH)
88 #define CONFIG_SYS_EXTRA_ENV_RELOC
89 #define CONFIG_ENV_SPI_BUS 0
90 #define CONFIG_ENV_SPI_CS 0
91 #define CONFIG_ENV_SPI_MAX_HZ 10000000
92 #define CONFIG_ENV_SPI_MODE 0
93 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
94 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
95 #define CONFIG_ENV_SECT_SIZE 0x10000
96 #elif defined(CONFIG_SDCARD)
97 #define CONFIG_SYS_EXTRA_ENV_RELOC
98 #define CONFIG_SYS_MMC_ENV_DEV 0
99 #define CONFIG_ENV_SIZE 0x2000
100 #define CONFIG_ENV_OFFSET (512 * 0x800)
101 #elif defined(CONFIG_NAND)
102 #define CONFIG_SYS_EXTRA_ENV_RELOC
103 #define CONFIG_ENV_SIZE 0x2000
104 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
105 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
106 #define CONFIG_ENV_IS_IN_REMOTE
107 #define CONFIG_ENV_ADDR 0xffe20000
108 #define CONFIG_ENV_SIZE 0x2000
109 #elif defined(CONFIG_ENV_IS_NOWHERE)
110 #define CONFIG_ENV_SIZE 0x2000
111 #else
112 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
113 #define CONFIG_ENV_SIZE 0x2000
114 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
115 #endif
116
117 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
118 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
119
120 #ifndef __ASSEMBLY__
121 unsigned long get_board_sys_clk(void);
122 unsigned long get_board_ddr_clk(void);
123 #endif
124
125 /* EEPROM */
126 #define CONFIG_ID_EEPROM
127 #define CONFIG_SYS_I2C_EEPROM_NXID
128 #define CONFIG_SYS_EEPROM_BUS_NUM 0
129 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
130 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
131
132 /*
133 * DDR Setup
134 */
135 #define CONFIG_SYS_SPD_BUS_NUM 0
136 #define SPD_EEPROM_ADDRESS1 0x51
137 #define SPD_EEPROM_ADDRESS2 0x52
138 #define SPD_EEPROM_ADDRESS3 0x53
139 #define SPD_EEPROM_ADDRESS4 0x54
140 #define SPD_EEPROM_ADDRESS5 0x55
141 #define SPD_EEPROM_ADDRESS6 0x56
142 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
143 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
144
145 /*
146 * IFC Definitions
147 */
148 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
149 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
150 + 0x8000000) | \
151 CSPR_PORT_SIZE_16 | \
152 CSPR_MSEL_NOR | \
153 CSPR_V)
154 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
155 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
156 CSPR_PORT_SIZE_16 | \
157 CSPR_MSEL_NOR | \
158 CSPR_V)
159 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
160 /* NOR Flash Timing Params */
161 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
162
163 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
164 FTIM0_NOR_TEADC(0x5) | \
165 FTIM0_NOR_TEAHC(0x5))
166 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
167 FTIM1_NOR_TRAD_NOR(0x1A) |\
168 FTIM1_NOR_TSEQRAD_NOR(0x13))
169 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
170 FTIM2_NOR_TCH(0x4) | \
171 FTIM2_NOR_TWPH(0x0E) | \
172 FTIM2_NOR_TWP(0x1c))
173 #define CONFIG_SYS_NOR_FTIM3 0x0
174
175 #define CONFIG_SYS_FLASH_QUIET_TEST
176 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
177
178 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
179 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
180 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
181 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
182
183 #define CONFIG_SYS_FLASH_EMPTY_INFO
184 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
185 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
186
187 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
188 #define QIXIS_BASE 0xffdf0000
189 #define QIXIS_LBMAP_SWITCH 6
190 #define QIXIS_LBMAP_MASK 0x0f
191 #define QIXIS_LBMAP_SHIFT 0
192 #define QIXIS_LBMAP_DFLTBANK 0x00
193 #define QIXIS_LBMAP_ALTBANK 0x04
194 #define QIXIS_RST_CTL_RESET 0x83
195 #define QIXIS_RST_FORCE_MEM 0x1
196 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
197 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
198 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
199 #define QIXIS_BRDCFG5 0x55
200 #define QIXIS_MUX_SDHC 2
201 #define QIXIS_MUX_SDHC_WIDTH8 1
202 #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
203
204 #define CONFIG_SYS_CSPR3_EXT (0xf)
205 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
206 | CSPR_PORT_SIZE_8 \
207 | CSPR_MSEL_GPCM \
208 | CSPR_V)
209 #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
210 #define CONFIG_SYS_CSOR3 0x0
211 /* QIXIS Timing parameters for IFC CS3 */
212 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
213 FTIM0_GPCM_TEADC(0x0e) | \
214 FTIM0_GPCM_TEAHC(0x0e))
215 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
216 FTIM1_GPCM_TRAD(0x3f))
217 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
218 FTIM2_GPCM_TCH(0x8) | \
219 FTIM2_GPCM_TWP(0x1f))
220 #define CONFIG_SYS_CS3_FTIM3 0x0
221
222 /* NAND Flash on IFC */
223 #define CONFIG_NAND_FSL_IFC
224 #define CONFIG_SYS_NAND_BASE 0xff800000
225 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
226
227 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
228 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
229 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
230 | CSPR_MSEL_NAND /* MSEL = NAND */ \
231 | CSPR_V)
232 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
233
234 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
235 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
236 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
237 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
238 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
239 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
240 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
241
242 #define CONFIG_SYS_NAND_ONFI_DETECTION
243
244 /* ONFI NAND Flash mode0 Timing Params */
245 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
246 FTIM0_NAND_TWP(0x18) | \
247 FTIM0_NAND_TWCHT(0x07) | \
248 FTIM0_NAND_TWH(0x0a))
249 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
250 FTIM1_NAND_TWBE(0x39) | \
251 FTIM1_NAND_TRR(0x0e) | \
252 FTIM1_NAND_TRP(0x18))
253 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
254 FTIM2_NAND_TREH(0x0a) | \
255 FTIM2_NAND_TWHRE(0x1e))
256 #define CONFIG_SYS_NAND_FTIM3 0x0
257
258 #define CONFIG_SYS_NAND_DDR_LAW 11
259
260 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
261 #define CONFIG_SYS_MAX_NAND_DEVICE 1
262 #define CONFIG_CMD_NAND
263
264 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
265 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
266 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
267
268 #if defined(CONFIG_NAND)
269 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
270 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
271 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
272 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
273 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
274 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
275 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
276 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
277 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
278 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
279 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
280 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
281 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
282 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
283 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
284 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
285 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
286 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
287 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
288 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
289 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
290 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
291 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
292 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
293 #else
294 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
295 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
296 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
297 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
298 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
299 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
300 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
301 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
302 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
303 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
304 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
305 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
306 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
307 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
308 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
309 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
310 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
311 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
312 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
313 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
314 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
315 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
316 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
317 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
318 #endif
319
320 #if defined(CONFIG_RAMBOOT_PBL)
321 #define CONFIG_SYS_RAMBOOT
322 #endif
323
324 /* I2C */
325 #define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
326 #define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
327 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
328 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
329
330 #define I2C_MUX_CH_DEFAULT 0x8
331 #define I2C_MUX_CH_VOL_MONITOR 0xa
332 #define I2C_MUX_CH_VSC3316_FS 0xc
333 #define I2C_MUX_CH_VSC3316_BS 0xd
334
335 /* Voltage monitor on channel 2*/
336 #define I2C_VOL_MONITOR_ADDR 0x40
337 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
338 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
339 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
340
341 /* VSC Crossbar switches */
342 #define CONFIG_VSC_CROSSBAR
343 #define VSC3316_FSM_TX_ADDR 0x70
344 #define VSC3316_FSM_RX_ADDR 0x71
345
346 /*
347 * RapidIO
348 */
349
350 /*
351 * for slave u-boot IMAGE instored in master memory space,
352 * PHYS must be aligned based on the SIZE
353 */
354 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
355 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
356 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
357 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
358 /*
359 * for slave UCODE and ENV instored in master memory space,
360 * PHYS must be aligned based on the SIZE
361 */
362 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
363 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
364 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
365
366 /* slave core release by master*/
367 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
368 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
369
370 /*
371 * SRIO_PCIE_BOOT - SLAVE
372 */
373 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
374 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
375 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
376 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
377 #endif
378 /*
379 * eSPI - Enhanced SPI
380 */
381 #define CONFIG_SF_DEFAULT_SPEED 10000000
382 #define CONFIG_SF_DEFAULT_MODE 0
383
384 /* Qman/Bman */
385 #ifndef CONFIG_NOBQFMAN
386 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
387 #define CONFIG_SYS_BMAN_NUM_PORTALS 50
388 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
389 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
390 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
391 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
392 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
393 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
394 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
395 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
396 CONFIG_SYS_BMAN_CENA_SIZE)
397 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
398 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
399 #define CONFIG_SYS_QMAN_NUM_PORTALS 50
400 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
401 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
402 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
403 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
404 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
405 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
406 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
407 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
408 CONFIG_SYS_QMAN_CENA_SIZE)
409 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
410 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
411
412 #define CONFIG_SYS_DPAA_FMAN
413 #define CONFIG_SYS_DPAA_PME
414 #define CONFIG_SYS_PMAN
415 #define CONFIG_SYS_DPAA_DCE
416 #define CONFIG_SYS_DPAA_RMAN
417 #define CONFIG_SYS_INTERLAKEN
418
419 /* Default address of microcode for the Linux Fman driver */
420 #if defined(CONFIG_SPIFLASH)
421 /*
422 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
423 * env, so we got 0x110000.
424 */
425 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
426 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
427 #elif defined(CONFIG_SDCARD)
428 /*
429 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
430 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
431 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
432 */
433 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
434 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
435 #elif defined(CONFIG_NAND)
436 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
437 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
438 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
439 /*
440 * Slave has no ucode locally, it can fetch this from remote. When implementing
441 * in two corenet boards, slave's ucode could be stored in master's memory
442 * space, the address can be mapped from slave TLB->slave LAW->
443 * slave SRIO or PCIE outbound window->master inbound window->
444 * master LAW->the ucode address in master's memory space.
445 */
446 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
447 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
448 #else
449 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
450 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
451 #endif
452 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
453 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
454 #endif /* CONFIG_NOBQFMAN */
455
456 #ifdef CONFIG_SYS_DPAA_FMAN
457 #define CONFIG_FMAN_ENET
458 #define CONFIG_PHYLIB_10G
459 #define CONFIG_PHY_VITESSE
460 #define CONFIG_PHY_TERANETICS
461 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
462 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
463 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
464 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
465 #define FM1_10GEC1_PHY_ADDR 0x0
466 #define FM1_10GEC2_PHY_ADDR 0x1
467 #define FM2_10GEC1_PHY_ADDR 0x2
468 #define FM2_10GEC2_PHY_ADDR 0x3
469 #endif
470
471 /* SATA */
472 #ifdef CONFIG_FSL_SATA_V2
473 #define CONFIG_LIBATA
474 #define CONFIG_FSL_SATA
475
476 #define CONFIG_SYS_SATA_MAX_DEVICE 2
477 #define CONFIG_SATA1
478 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
479 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
480 #define CONFIG_SATA2
481 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
482 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
483
484 #define CONFIG_LBA48
485 #endif
486
487 #ifdef CONFIG_FMAN_ENET
488 #define CONFIG_MII /* MII PHY management */
489 #define CONFIG_ETHPRIME "FM1@DTSEC1"
490 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
491 #endif
492
493 /*
494 * USB
495 */
496 #define CONFIG_USB_EHCI_FSL
497 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
498 #define CONFIG_HAS_FSL_DR_USB
499
500 #ifdef CONFIG_MMC
501 #define CONFIG_FSL_ESDHC
502 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
503 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
504 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
505 #define CONFIG_ESDHC_DETECT_QUIRK \
506 (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC) || \
507 IS_SVR_REV(get_svr(), 1, 0))
508 #define CONFIG_ESDHC_DETECT_8_BIT_QUIRK \
509 (!(readb(QIXIS_BASE + QIXIS_BRDCFG5) & QIXIS_MUX_SDHC_WIDTH8))
510 #endif
511
512
513 #define __USB_PHY_TYPE utmi
514
515 /*
516 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
517 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
518 * interleaving. It can be cacheline, page, bank, superbank.
519 * See doc/README.fsl-ddr for details.
520 */
521 #ifdef CONFIG_ARCH_T4240
522 #define CTRL_INTLV_PREFERED 3way_4KB
523 #else
524 #define CTRL_INTLV_PREFERED cacheline
525 #endif
526
527 #define CONFIG_EXTRA_ENV_SETTINGS \
528 "hwconfig=fsl_ddr:" \
529 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
530 "bank_intlv=auto;" \
531 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
532 "netdev=eth0\0" \
533 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
534 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
535 "tftpflash=tftpboot $loadaddr $uboot && " \
536 "protect off $ubootaddr +$filesize && " \
537 "erase $ubootaddr +$filesize && " \
538 "cp.b $loadaddr $ubootaddr $filesize && " \
539 "protect on $ubootaddr +$filesize && " \
540 "cmp.b $loadaddr $ubootaddr $filesize\0" \
541 "consoledev=ttyS0\0" \
542 "ramdiskaddr=2000000\0" \
543 "ramdiskfile=t4240qds/ramdisk.uboot\0" \
544 "fdtaddr=1e00000\0" \
545 "fdtfile=t4240qds/t4240qds.dtb\0" \
546 "bdev=sda3\0"
547
548 #define CONFIG_HVBOOT \
549 "setenv bootargs config-addr=0x60000000; " \
550 "bootm 0x01000000 - 0x00f00000"
551
552 #define CONFIG_ALU \
553 "setenv bootargs root=/dev/$bdev rw " \
554 "console=$consoledev,$baudrate $othbootargs;" \
555 "cpu 1 release 0x01000000 - - -;" \
556 "cpu 2 release 0x01000000 - - -;" \
557 "cpu 3 release 0x01000000 - - -;" \
558 "cpu 4 release 0x01000000 - - -;" \
559 "cpu 5 release 0x01000000 - - -;" \
560 "cpu 6 release 0x01000000 - - -;" \
561 "cpu 7 release 0x01000000 - - -;" \
562 "go 0x01000000"
563
564 #define CONFIG_LINUX \
565 "setenv bootargs root=/dev/ram rw " \
566 "console=$consoledev,$baudrate $othbootargs;" \
567 "setenv ramdiskaddr 0x02000000;" \
568 "setenv fdtaddr 0x00c00000;" \
569 "setenv loadaddr 0x1000000;" \
570 "bootm $loadaddr $ramdiskaddr $fdtaddr"
571
572 #define CONFIG_HDBOOT \
573 "setenv bootargs root=/dev/$bdev rw " \
574 "console=$consoledev,$baudrate $othbootargs;" \
575 "tftp $loadaddr $bootfile;" \
576 "tftp $fdtaddr $fdtfile;" \
577 "bootm $loadaddr - $fdtaddr"
578
579 #define CONFIG_NFSBOOTCOMMAND \
580 "setenv bootargs root=/dev/nfs rw " \
581 "nfsroot=$serverip:$rootpath " \
582 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
583 "console=$consoledev,$baudrate $othbootargs;" \
584 "tftp $loadaddr $bootfile;" \
585 "tftp $fdtaddr $fdtfile;" \
586 "bootm $loadaddr - $fdtaddr"
587
588 #define CONFIG_RAMBOOTCOMMAND \
589 "setenv bootargs root=/dev/ram rw " \
590 "console=$consoledev,$baudrate $othbootargs;" \
591 "tftp $ramdiskaddr $ramdiskfile;" \
592 "tftp $loadaddr $bootfile;" \
593 "tftp $fdtaddr $fdtfile;" \
594 "bootm $loadaddr $ramdiskaddr $fdtaddr"
595
596 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
597
598 #include <asm/fsl_secure_boot.h>
599
600 #endif /* __CONFIG_H */