]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/T4240RDB.h
faf06a042939ac40b6b2509fab1f8c20090432df
[people/ms/u-boot.git] / include / configs / T4240RDB.h
1 /*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7 /*
8 * T4240 RDB board configuration file
9 */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #define CONFIG_T4240RDB
14 #define CONFIG_PHYS_64BIT
15 #define CONFIG_DISPLAY_BOARDINFO
16
17 #define CONFIG_FSL_SATA_V2
18 #define CONFIG_PCIE4
19
20 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
21
22 #ifdef CONFIG_RAMBOOT_PBL
23 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
24 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_rcw.cfg
25 #ifndef CONFIG_SDCARD
26 #define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
28 #else
29 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
30 #define CONFIG_SPL_ENV_SUPPORT
31 #define CONFIG_SPL_SERIAL_SUPPORT
32 #define CONFIG_SPL_FLUSH_IMAGE
33 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
34 #define CONFIG_SPL_LIBGENERIC_SUPPORT
35 #define CONFIG_SPL_LIBCOMMON_SUPPORT
36 #define CONFIG_SPL_I2C_SUPPORT
37 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
38 #define CONFIG_FSL_LAW /* Use common FSL init code */
39 #define CONFIG_SYS_TEXT_BASE 0x00201000
40 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
41 #define CONFIG_SPL_PAD_TO 0x40000
42 #define CONFIG_SPL_MAX_SIZE 0x28000
43 #define RESET_VECTOR_OFFSET 0x27FFC
44 #define BOOT_PAGE_OFFSET 0x27000
45
46 #ifdef CONFIG_SDCARD
47 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
48 #define CONFIG_SPL_MMC_SUPPORT
49 #define CONFIG_SPL_MMC_MINIMAL
50 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
51 #define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
52 #define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
53 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
54 #ifndef CONFIG_SPL_BUILD
55 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
56 #endif
57 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
58 #define CONFIG_SPL_MMC_BOOT
59 #endif
60
61 #ifdef CONFIG_SPL_BUILD
62 #define CONFIG_SPL_SKIP_RELOCATE
63 #define CONFIG_SPL_COMMON_INIT_DDR
64 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
65 #define CONFIG_SYS_NO_FLASH
66 #endif
67
68 #endif
69 #endif /* CONFIG_RAMBOOT_PBL */
70
71 #define CONFIG_DDR_ECC
72
73 #define CONFIG_CMD_REGINFO
74
75 /* High Level Configuration Options */
76 #define CONFIG_BOOKE
77 #define CONFIG_E500 /* BOOKE e500 family */
78 #define CONFIG_E500MC /* BOOKE e500mc family */
79 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
80 #define CONFIG_MP /* support multiple processors */
81
82 #ifndef CONFIG_SYS_TEXT_BASE
83 #define CONFIG_SYS_TEXT_BASE 0xeff40000
84 #endif
85
86 #ifndef CONFIG_RESET_VECTOR_ADDRESS
87 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
88 #endif
89
90 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
91 #define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
92 #define CONFIG_FSL_IFC /* Enable IFC Support */
93 #define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
94 #define CONFIG_PCI /* Enable PCI/PCIE */
95 #define CONFIG_PCIE1 /* PCIE controler 1 */
96 #define CONFIG_PCIE2 /* PCIE controler 2 */
97 #define CONFIG_PCIE3 /* PCIE controler 3 */
98 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
99 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
100
101 #define CONFIG_FSL_LAW /* Use common FSL init code */
102
103 #define CONFIG_ENV_OVERWRITE
104
105 /*
106 * These can be toggled for performance analysis, otherwise use default.
107 */
108 #define CONFIG_SYS_CACHE_STASHING
109 #define CONFIG_BTB /* toggle branch predition */
110 #ifdef CONFIG_DDR_ECC
111 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
112 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
113 #endif
114
115 #define CONFIG_ENABLE_36BIT_PHYS
116
117 #define CONFIG_ADDR_MAP
118 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
119
120 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
121 #define CONFIG_SYS_MEMTEST_END 0x00400000
122 #define CONFIG_SYS_ALT_MEMTEST
123 #define CONFIG_PANIC_HANG /* do not reset board on panic */
124
125 /*
126 * Config the L3 Cache as L3 SRAM
127 */
128 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
129 #define CONFIG_SYS_L3_SIZE (512 << 10)
130 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
131 #ifdef CONFIG_RAMBOOT_PBL
132 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
133 #endif
134 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
135 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
136 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
137 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
138
139 #define CONFIG_SYS_DCSRBAR 0xf0000000
140 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
141
142 /*
143 * DDR Setup
144 */
145 #define CONFIG_VERY_BIG_RAM
146 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
147 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
148
149 /* CONFIG_NUM_DDR_CONTROLLERS is defined in include/asm/config_mpc85xx.h */
150 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
151 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
152 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
153
154 #define CONFIG_DDR_SPD
155 #define CONFIG_SYS_FSL_DDR3
156
157
158 /*
159 * IFC Definitions
160 */
161 #define CONFIG_SYS_FLASH_BASE 0xe0000000
162 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
163
164
165 #ifdef CONFIG_SPL_BUILD
166 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
167 #else
168 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
169 #endif
170
171 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
172 #define CONFIG_MISC_INIT_R
173
174 #define CONFIG_HWCONFIG
175
176 /* define to use L1 as initial stack */
177 #define CONFIG_L1_INIT_RAM
178 #define CONFIG_SYS_INIT_RAM_LOCK
179 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
180 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
181 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
182 /* The assembler doesn't like typecast */
183 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
184 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
185 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
186 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
187
188 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
189 GENERATED_GBL_DATA_SIZE)
190 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
191
192 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
193 #define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
194
195 /* Serial Port - controlled on board with jumper J8
196 * open - index 2
197 * shorted - index 1
198 */
199 #define CONFIG_CONS_INDEX 1
200 #define CONFIG_SYS_NS16550_SERIAL
201 #define CONFIG_SYS_NS16550_REG_SIZE 1
202 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
203
204 #define CONFIG_SYS_BAUDRATE_TABLE \
205 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
206
207 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
208 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
209 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
210 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
211
212 /* Use the HUSH parser */
213 #define CONFIG_SYS_HUSH_PARSER
214 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
215
216 /* I2C */
217 #define CONFIG_SYS_I2C
218 #define CONFIG_SYS_I2C_FSL
219 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
220 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
221 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
222 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
223
224 /*
225 * General PCI
226 * Memory space is mapped 1-1, but I/O space must start from 0.
227 */
228
229 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
230 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
231 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
232 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
233 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
234 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
235 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
236 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
237 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
238
239 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
240 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
241 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
242 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
243 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
244 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
245 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
246 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
247 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
248
249 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
250 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
251 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
252 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
253 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
254 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
255 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
256 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
257 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
258
259 /* controller 4, Base address 203000 */
260 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
261 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
262 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
263 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
264 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
265 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
266
267 #ifdef CONFIG_PCI
268 #define CONFIG_PCI_INDIRECT_BRIDGE
269 #define CONFIG_PCI_PNP /* do pci plug-and-play */
270
271 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
272 #define CONFIG_DOS_PARTITION
273 #endif /* CONFIG_PCI */
274
275 /* SATA */
276 #ifdef CONFIG_FSL_SATA_V2
277 #define CONFIG_LIBATA
278 #define CONFIG_FSL_SATA
279
280 #define CONFIG_SYS_SATA_MAX_DEVICE 2
281 #define CONFIG_SATA1
282 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
283 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
284 #define CONFIG_SATA2
285 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
286 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
287
288 #define CONFIG_LBA48
289 #define CONFIG_CMD_SATA
290 #define CONFIG_DOS_PARTITION
291 #define CONFIG_CMD_EXT2
292 #endif
293
294 #ifdef CONFIG_FMAN_ENET
295 #define CONFIG_MII /* MII PHY management */
296 #define CONFIG_ETHPRIME "FM1@DTSEC1"
297 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
298 #endif
299
300 /*
301 * Environment
302 */
303 #define CONFIG_LOADS_ECHO /* echo on for serial download */
304 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
305
306 /*
307 * Command line configuration.
308 */
309 #define CONFIG_CMD_DHCP
310 #define CONFIG_CMD_ERRATA
311 #define CONFIG_CMD_GREPENV
312 #define CONFIG_CMD_IRQ
313 #define CONFIG_CMD_I2C
314 #define CONFIG_CMD_MII
315 #define CONFIG_CMD_PING
316
317 #ifdef CONFIG_PCI
318 #define CONFIG_CMD_PCI
319 #endif
320
321 /*
322 * Miscellaneous configurable options
323 */
324 #define CONFIG_SYS_LONGHELP /* undef to save memory */
325 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
326 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
327 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
328 #ifdef CONFIG_CMD_KGDB
329 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
330 #else
331 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
332 #endif
333 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
334 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
335 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
336
337 /*
338 * For booting Linux, the board info and command line data
339 * have to be in the first 64 MB of memory, since this is
340 * the maximum mapped by the Linux kernel during initialization.
341 */
342 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
343 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
344
345 #ifdef CONFIG_CMD_KGDB
346 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
347 #endif
348
349 /*
350 * Environment Configuration
351 */
352 #define CONFIG_ROOTPATH "/opt/nfsroot"
353 #define CONFIG_BOOTFILE "uImage"
354 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
355
356 /* default location for tftp and bootm */
357 #define CONFIG_LOADADDR 1000000
358
359
360 #define CONFIG_BAUDRATE 115200
361
362 #define CONFIG_HVBOOT \
363 "setenv bootargs config-addr=0x60000000; " \
364 "bootm 0x01000000 - 0x00f00000"
365
366 #ifdef CONFIG_SYS_NO_FLASH
367 #ifndef CONFIG_RAMBOOT_PBL
368 #define CONFIG_ENV_IS_NOWHERE
369 #endif
370 #else
371 #define CONFIG_FLASH_CFI_DRIVER
372 #define CONFIG_SYS_FLASH_CFI
373 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
374 #endif
375
376 #if defined(CONFIG_SPIFLASH)
377 #define CONFIG_SYS_EXTRA_ENV_RELOC
378 #define CONFIG_ENV_IS_IN_SPI_FLASH
379 #define CONFIG_ENV_SPI_BUS 0
380 #define CONFIG_ENV_SPI_CS 0
381 #define CONFIG_ENV_SPI_MAX_HZ 10000000
382 #define CONFIG_ENV_SPI_MODE 0
383 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
384 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
385 #define CONFIG_ENV_SECT_SIZE 0x10000
386 #elif defined(CONFIG_SDCARD)
387 #define CONFIG_SYS_EXTRA_ENV_RELOC
388 #define CONFIG_ENV_IS_IN_MMC
389 #define CONFIG_SYS_MMC_ENV_DEV 0
390 #define CONFIG_ENV_SIZE 0x2000
391 #define CONFIG_ENV_OFFSET (512 * 0x800)
392 #elif defined(CONFIG_NAND)
393 #define CONFIG_SYS_EXTRA_ENV_RELOC
394 #define CONFIG_ENV_IS_IN_NAND
395 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
396 #define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
397 #elif defined(CONFIG_ENV_IS_NOWHERE)
398 #define CONFIG_ENV_SIZE 0x2000
399 #else
400 #define CONFIG_ENV_IS_IN_FLASH
401 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
402 #define CONFIG_ENV_SIZE 0x2000
403 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
404 #endif
405
406 #define CONFIG_SYS_CLK_FREQ 66666666
407 #define CONFIG_DDR_CLK_FREQ 133333333
408
409 #ifndef __ASSEMBLY__
410 unsigned long get_board_sys_clk(void);
411 unsigned long get_board_ddr_clk(void);
412 #endif
413
414 /*
415 * DDR Setup
416 */
417 #define CONFIG_SYS_SPD_BUS_NUM 0
418 #define SPD_EEPROM_ADDRESS1 0x52
419 #define SPD_EEPROM_ADDRESS2 0x54
420 #define SPD_EEPROM_ADDRESS3 0x56
421 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
422 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
423
424 /*
425 * IFC Definitions
426 */
427 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
428 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
429 + 0x8000000) | \
430 CSPR_PORT_SIZE_16 | \
431 CSPR_MSEL_NOR | \
432 CSPR_V)
433 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
434 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
435 CSPR_PORT_SIZE_16 | \
436 CSPR_MSEL_NOR | \
437 CSPR_V)
438 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
439 /* NOR Flash Timing Params */
440 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
441
442 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
443 FTIM0_NOR_TEADC(0x5) | \
444 FTIM0_NOR_TEAHC(0x5))
445 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
446 FTIM1_NOR_TRAD_NOR(0x1A) |\
447 FTIM1_NOR_TSEQRAD_NOR(0x13))
448 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
449 FTIM2_NOR_TCH(0x4) | \
450 FTIM2_NOR_TWPH(0x0E) | \
451 FTIM2_NOR_TWP(0x1c))
452 #define CONFIG_SYS_NOR_FTIM3 0x0
453
454 #define CONFIG_SYS_FLASH_QUIET_TEST
455 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
456
457 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
458 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
459 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
460 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
461
462 #define CONFIG_SYS_FLASH_EMPTY_INFO
463 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
464 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
465
466 /* NAND Flash on IFC */
467 #define CONFIG_NAND_FSL_IFC
468 #define CONFIG_SYS_NAND_MAX_ECCPOS 256
469 #define CONFIG_SYS_NAND_MAX_OOBFREE 2
470 #define CONFIG_SYS_NAND_BASE 0xff800000
471 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
472
473 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
474 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
475 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
476 | CSPR_MSEL_NAND /* MSEL = NAND */ \
477 | CSPR_V)
478 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
479
480 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
481 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
482 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
483 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
484 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
485 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
486 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
487
488 #define CONFIG_SYS_NAND_ONFI_DETECTION
489
490 /* ONFI NAND Flash mode0 Timing Params */
491 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
492 FTIM0_NAND_TWP(0x18) | \
493 FTIM0_NAND_TWCHT(0x07) | \
494 FTIM0_NAND_TWH(0x0a))
495 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
496 FTIM1_NAND_TWBE(0x39) | \
497 FTIM1_NAND_TRR(0x0e) | \
498 FTIM1_NAND_TRP(0x18))
499 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
500 FTIM2_NAND_TREH(0x0a) | \
501 FTIM2_NAND_TWHRE(0x1e))
502 #define CONFIG_SYS_NAND_FTIM3 0x0
503
504 #define CONFIG_SYS_NAND_DDR_LAW 11
505 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
506 #define CONFIG_SYS_MAX_NAND_DEVICE 1
507 #define CONFIG_CMD_NAND
508
509 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
510
511 #if defined(CONFIG_NAND)
512 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
513 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
514 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
515 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
516 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
517 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
518 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
519 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
520 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
521 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
522 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
523 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
524 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
525 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
526 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
527 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
528 #else
529 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
530 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
531 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
532 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
533 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
534 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
535 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
536 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
537 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
538 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
539 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
540 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
541 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
542 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
543 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
544 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
545 #endif
546 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
547 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
548 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
549 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
550 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
551 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
552 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
553 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
554
555 /* CPLD on IFC */
556 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
557 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
558 #define CONFIG_SYS_CSPR3_EXT (0xf)
559 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
560 | CSPR_PORT_SIZE_8 \
561 | CSPR_MSEL_GPCM \
562 | CSPR_V)
563
564 #define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
565 #define CONFIG_SYS_CSOR3 0x0
566
567 /* CPLD Timing parameters for IFC CS3 */
568 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
569 FTIM0_GPCM_TEADC(0x0e) | \
570 FTIM0_GPCM_TEAHC(0x0e))
571 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
572 FTIM1_GPCM_TRAD(0x1f))
573 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
574 FTIM2_GPCM_TCH(0x8) | \
575 FTIM2_GPCM_TWP(0x1f))
576 #define CONFIG_SYS_CS3_FTIM3 0x0
577
578 #if defined(CONFIG_RAMBOOT_PBL)
579 #define CONFIG_SYS_RAMBOOT
580 #endif
581
582
583 /* I2C */
584 #define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
585 #define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
586 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
587 #define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
588
589 #define I2C_MUX_CH_DEFAULT 0x8
590 #define I2C_MUX_CH_VOL_MONITOR 0xa
591 #define I2C_MUX_CH_VSC3316_FS 0xc
592 #define I2C_MUX_CH_VSC3316_BS 0xd
593
594 /* Voltage monitor on channel 2*/
595 #define I2C_VOL_MONITOR_ADDR 0x40
596 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
597 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
598 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
599
600 #define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
601 #ifndef CONFIG_SPL_BUILD
602 #define CONFIG_VID
603 #endif
604 #define CONFIG_VOL_MONITOR_IR36021_SET
605 #define CONFIG_VOL_MONITOR_IR36021_READ
606 /* The lowest and highest voltage allowed for T4240RDB */
607 #define VDD_MV_MIN 819
608 #define VDD_MV_MAX 1212
609
610 /*
611 * eSPI - Enhanced SPI
612 */
613 #define CONFIG_CMD_SF
614 #define CONFIG_SF_DEFAULT_SPEED 10000000
615 #define CONFIG_SF_DEFAULT_MODE 0
616
617
618 /* Qman/Bman */
619 #ifndef CONFIG_NOBQFMAN
620 #define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
621 #define CONFIG_SYS_BMAN_NUM_PORTALS 50
622 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
623 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
624 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
625 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
626 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
627 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
628 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
629 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
630 CONFIG_SYS_BMAN_CENA_SIZE)
631 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
632 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
633 #define CONFIG_SYS_QMAN_NUM_PORTALS 50
634 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
635 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
636 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
637 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
638 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
639 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
640 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
641 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
642 CONFIG_SYS_QMAN_CENA_SIZE)
643 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
644 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
645
646 #define CONFIG_SYS_DPAA_FMAN
647 #define CONFIG_SYS_DPAA_PME
648 #define CONFIG_SYS_PMAN
649 #define CONFIG_SYS_DPAA_DCE
650 #define CONFIG_SYS_DPAA_RMAN
651 #define CONFIG_SYS_INTERLAKEN
652
653 /* Default address of microcode for the Linux Fman driver */
654 #if defined(CONFIG_SPIFLASH)
655 /*
656 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
657 * env, so we got 0x110000.
658 */
659 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
660 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
661 #elif defined(CONFIG_SDCARD)
662 /*
663 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
664 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
665 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
666 */
667 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
668 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
669 #elif defined(CONFIG_NAND)
670 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
671 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
672 #else
673 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
674 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
675 #endif
676 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
677 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
678 #endif /* CONFIG_NOBQFMAN */
679
680 #ifdef CONFIG_SYS_DPAA_FMAN
681 #define CONFIG_FMAN_ENET
682 #define CONFIG_PHYLIB_10G
683 #define CONFIG_PHY_VITESSE
684 #define CONFIG_PHY_CORTINA
685 #define CONFIG_SYS_CORTINA_FW_IN_NOR
686 #define CONFIG_CORTINA_FW_ADDR 0xefe00000
687 #define CONFIG_CORTINA_FW_LENGTH 0x40000
688 #define CONFIG_PHY_TERANETICS
689 #define SGMII_PHY_ADDR1 0x0
690 #define SGMII_PHY_ADDR2 0x1
691 #define SGMII_PHY_ADDR3 0x2
692 #define SGMII_PHY_ADDR4 0x3
693 #define SGMII_PHY_ADDR5 0x4
694 #define SGMII_PHY_ADDR6 0x5
695 #define SGMII_PHY_ADDR7 0x6
696 #define SGMII_PHY_ADDR8 0x7
697 #define FM1_10GEC1_PHY_ADDR 0x10
698 #define FM1_10GEC2_PHY_ADDR 0x11
699 #define FM2_10GEC1_PHY_ADDR 0x12
700 #define FM2_10GEC2_PHY_ADDR 0x13
701 #define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
702 #define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
703 #define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
704 #define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
705 #endif
706
707
708 /* SATA */
709 #ifdef CONFIG_FSL_SATA_V2
710 #define CONFIG_LIBATA
711 #define CONFIG_FSL_SATA
712
713 #define CONFIG_SYS_SATA_MAX_DEVICE 2
714 #define CONFIG_SATA1
715 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
716 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
717 #define CONFIG_SATA2
718 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
719 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
720
721 #define CONFIG_LBA48
722 #define CONFIG_CMD_SATA
723 #define CONFIG_DOS_PARTITION
724 #define CONFIG_CMD_EXT2
725 #endif
726
727 #ifdef CONFIG_FMAN_ENET
728 #define CONFIG_MII /* MII PHY management */
729 #define CONFIG_ETHPRIME "FM1@DTSEC1"
730 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
731 #endif
732
733 /*
734 * USB
735 */
736 #define CONFIG_CMD_USB
737 #define CONFIG_USB_STORAGE
738 #define CONFIG_USB_EHCI
739 #define CONFIG_USB_EHCI_FSL
740 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
741 #define CONFIG_CMD_EXT2
742 #define CONFIG_HAS_FSL_DR_USB
743
744 #define CONFIG_MMC
745
746 #ifdef CONFIG_MMC
747 #define CONFIG_FSL_ESDHC
748 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
749 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
750 #define CONFIG_CMD_MMC
751 #define CONFIG_GENERIC_MMC
752 #define CONFIG_CMD_EXT2
753 #define CONFIG_CMD_FAT
754 #define CONFIG_DOS_PARTITION
755 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
756 #endif
757
758 /* Hash command with SHA acceleration supported in hardware */
759 #ifdef CONFIG_FSL_CAAM
760 #define CONFIG_CMD_HASH
761 #define CONFIG_SHA_HW_ACCEL
762 #endif
763
764 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
765
766 #define __USB_PHY_TYPE utmi
767
768 /*
769 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
770 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
771 * interleaving. It can be cacheline, page, bank, superbank.
772 * See doc/README.fsl-ddr for details.
773 */
774 #ifdef CONFIG_PPC_T4240
775 #define CTRL_INTLV_PREFERED 3way_4KB
776 #else
777 #define CTRL_INTLV_PREFERED cacheline
778 #endif
779
780 #define CONFIG_EXTRA_ENV_SETTINGS \
781 "hwconfig=fsl_ddr:" \
782 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
783 "bank_intlv=auto;" \
784 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
785 "netdev=eth0\0" \
786 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
787 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
788 "tftpflash=tftpboot $loadaddr $uboot && " \
789 "protect off $ubootaddr +$filesize && " \
790 "erase $ubootaddr +$filesize && " \
791 "cp.b $loadaddr $ubootaddr $filesize && " \
792 "protect on $ubootaddr +$filesize && " \
793 "cmp.b $loadaddr $ubootaddr $filesize\0" \
794 "consoledev=ttyS0\0" \
795 "ramdiskaddr=2000000\0" \
796 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
797 "fdtaddr=c00000\0" \
798 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
799 "bdev=sda3\0"
800
801 #define CONFIG_HVBOOT \
802 "setenv bootargs config-addr=0x60000000; " \
803 "bootm 0x01000000 - 0x00f00000"
804
805 #define CONFIG_LINUX \
806 "setenv bootargs root=/dev/ram rw " \
807 "console=$consoledev,$baudrate $othbootargs;" \
808 "setenv ramdiskaddr 0x02000000;" \
809 "setenv fdtaddr 0x00c00000;" \
810 "setenv loadaddr 0x1000000;" \
811 "bootm $loadaddr $ramdiskaddr $fdtaddr"
812
813 #define CONFIG_HDBOOT \
814 "setenv bootargs root=/dev/$bdev rw " \
815 "console=$consoledev,$baudrate $othbootargs;" \
816 "tftp $loadaddr $bootfile;" \
817 "tftp $fdtaddr $fdtfile;" \
818 "bootm $loadaddr - $fdtaddr"
819
820 #define CONFIG_NFSBOOTCOMMAND \
821 "setenv bootargs root=/dev/nfs rw " \
822 "nfsroot=$serverip:$rootpath " \
823 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
824 "console=$consoledev,$baudrate $othbootargs;" \
825 "tftp $loadaddr $bootfile;" \
826 "tftp $fdtaddr $fdtfile;" \
827 "bootm $loadaddr - $fdtaddr"
828
829 #define CONFIG_RAMBOOTCOMMAND \
830 "setenv bootargs root=/dev/ram rw " \
831 "console=$consoledev,$baudrate $othbootargs;" \
832 "tftp $ramdiskaddr $ramdiskfile;" \
833 "tftp $loadaddr $bootfile;" \
834 "tftp $fdtaddr $fdtfile;" \
835 "bootm $loadaddr $ramdiskaddr $fdtaddr"
836
837 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
838
839 #include <asm/fsl_secure_boot.h>
840
841 #endif /* __CONFIG_H */