]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/TQM866M.h
configs: Re-sync almost all of cmd/Kconfig
[people/ms/u-boot.git] / include / configs / TQM866M.h
1 /*
2 * (C) Copyright 2000-2014
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 /*
9 * board/config.h - configuration options, board specific
10 */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 /*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20 #define CONFIG_MPC866 1 /* This is a MPC866 CPU */
21 #define CONFIG_TQM866M 1 /* ...on a TQM8xxM module */
22 #define CONFIG_DISPLAY_BOARDINFO
23
24 #define CONFIG_SYS_TEXT_BASE 0x40000000
25
26 #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
27 #define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
28 #define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
29 #define CONFIG_8xx_CPUCLK_DEFAULT 50000000 /* 50 MHz - CPU default clock */
30 /* (it will be used if there is no */
31 /* 'cpuclk' variable with valid value) */
32
33 #undef CONFIG_SYS_MEASURE_CPUCLK /* Measure real cpu clock */
34 /* (function measure_gclk() */
35 /* will be called) */
36 #ifdef CONFIG_SYS_MEASURE_CPUCLK
37 #define CONFIG_SYS_8XX_XIN 10000000 /* measure_gclk() needs this */
38 #endif
39
40 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
41 #define CONFIG_SYS_SMC_RXBUFLEN 128
42 #define CONFIG_SYS_MAXIDLE 10
43 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
44
45 #define CONFIG_BOOTCOUNT_LIMIT
46
47 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
48
49 #define CONFIG_BOARD_TYPES 1 /* support board types */
50
51 #define CONFIG_PREBOOT "echo;" \
52 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
53 "echo"
54
55 #undef CONFIG_BOOTARGS
56
57 #define CONFIG_EXTRA_ENV_SETTINGS \
58 "netdev=eth0\0" \
59 "nfsargs=setenv bootargs root=/dev/nfs rw " \
60 "nfsroot=${serverip}:${rootpath}\0" \
61 "ramargs=setenv bootargs root=/dev/ram rw\0" \
62 "addip=setenv bootargs ${bootargs} " \
63 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
64 ":${hostname}:${netdev}:off panic=1\0" \
65 "flash_nfs=run nfsargs addip;" \
66 "bootm ${kernel_addr}\0" \
67 "flash_self=run ramargs addip;" \
68 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
69 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
70 "rootpath=/opt/eldk/ppc_8xx\0" \
71 "hostname=TQM866M\0" \
72 "bootfile=TQM866M/uImage\0" \
73 "fdt_addr=400C0000\0" \
74 "kernel_addr=40100000\0" \
75 "ramdisk_addr=40280000\0" \
76 "u-boot=TQM866M/u-image.bin\0" \
77 "load=tftp 200000 ${u-boot}\0" \
78 "update=prot off 40000000 +${filesize};" \
79 "era 40000000 +${filesize};" \
80 "cp.b 200000 40000000 ${filesize};" \
81 "sete filesize;save\0" \
82 ""
83 #define CONFIG_BOOTCOMMAND "run flash_self"
84
85 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
86 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
87
88 #undef CONFIG_WATCHDOG /* watchdog disabled */
89
90 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
91
92 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
93
94 /* enable I2C and select the hardware/software driver */
95 #define CONFIG_SYS_I2C
96 #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
97 #define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
98 #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
99
100 /*
101 * Software (bit-bang) I2C driver configuration
102 */
103 #define PB_SCL 0x00000020 /* PB 26 */
104 #define PB_SDA 0x00000010 /* PB 27 */
105
106 #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
107 #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
108 #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
109 #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
110 #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
111 else immr->im_cpm.cp_pbdat &= ~PB_SDA
112 #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
113 else immr->im_cpm.cp_pbdat &= ~PB_SCL
114 #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
115
116 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C256 */
117 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
118 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
119 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
120
121 /*
122 * BOOTP options
123 */
124 #define CONFIG_BOOTP_SUBNETMASK
125 #define CONFIG_BOOTP_GATEWAY
126 #define CONFIG_BOOTP_HOSTNAME
127 #define CONFIG_BOOTP_BOOTPATH
128 #define CONFIG_BOOTP_BOOTFILESIZE
129
130
131 #define CONFIG_MAC_PARTITION
132 #define CONFIG_DOS_PARTITION
133
134 #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
135
136 #define CONFIG_TIMESTAMP /* but print image timestmps */
137
138
139 /*
140 * Command line configuration.
141 */
142 #define CONFIG_CMD_ASKENV
143 #define CONFIG_CMD_EEPROM
144 #define CONFIG_CMD_EXT2
145 #define CONFIG_CMD_IDE
146 #define CONFIG_CMD_JFFS2
147
148 #define CONFIG_NETCONSOLE
149
150 /*
151 * Miscellaneous configurable options
152 */
153 #define CONFIG_SYS_LONGHELP /* undef to save memory */
154
155 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
156
157 #if defined(CONFIG_CMD_KGDB)
158 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
159 #else
160 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
161 #endif
162 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
163 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
164 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
165
166 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
167 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
168
169 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
170
171 /*
172 * Low Level Configuration Settings
173 * (address mappings, register initial values, etc.)
174 * You should know what you are doing if you make changes here.
175 */
176 /*-----------------------------------------------------------------------
177 * Internal Memory Mapped Register
178 */
179 #define CONFIG_SYS_IMMR 0xFFF00000
180
181 /*-----------------------------------------------------------------------
182 * Definitions for initial stack pointer and data area (in DPRAM)
183 */
184 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
185 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
186 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
187 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
188
189 /*-----------------------------------------------------------------------
190 * Start addresses for the final memory configuration
191 * (Set up by the startup code)
192 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
193 */
194 #define CONFIG_SYS_SDRAM_BASE 0x00000000
195 #define CONFIG_SYS_FLASH_BASE 0x40000000
196 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
197 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
198 #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
199
200 /*
201 * For booting Linux, the board info and command line data
202 * have to be in the first 8 MB of memory, since this is
203 * the maximum mapped by the Linux kernel during initialization.
204 */
205 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
206
207 /*-----------------------------------------------------------------------
208 * FLASH organization
209 */
210 /* use CFI flash driver */
211 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
212 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
213 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
214 #define CONFIG_SYS_FLASH_EMPTY_INFO
215 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
216 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
217 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
218
219 #define CONFIG_ENV_IS_IN_FLASH 1
220 #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
221 #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
222 #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
223
224 /* Address and size of Redundant Environment Sector */
225 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
226 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
227
228 #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
229
230 #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
231
232 /*-----------------------------------------------------------------------
233 * Dynamic MTD partition support
234 */
235 #define CONFIG_CMD_MTDPARTS
236 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
237 #define CONFIG_FLASH_CFI_MTD
238 #define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
239
240 #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
241 "128k(dtb)," \
242 "1920k(kernel)," \
243 "5632(rootfs)," \
244 "4m(data)"
245
246 /*-----------------------------------------------------------------------
247 * Hardware Information Block
248 */
249 #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
250 #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
251 #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
252
253 /*-----------------------------------------------------------------------
254 * Cache Configuration
255 */
256 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
257 #if defined(CONFIG_CMD_KGDB)
258 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
259 #endif
260
261 /*-----------------------------------------------------------------------
262 * SYPCR - System Protection Control 11-9
263 * SYPCR can only be written once after reset!
264 *-----------------------------------------------------------------------
265 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
266 */
267 #if defined(CONFIG_WATCHDOG)
268 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
269 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
270 #else
271 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
272 #endif
273
274 /*-----------------------------------------------------------------------
275 * SIUMCR - SIU Module Configuration 11-6
276 *-----------------------------------------------------------------------
277 * PCMCIA config., multi-function pin tri-state
278 */
279 #ifndef CONFIG_CAN_DRIVER
280 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
281 #else /* we must activate GPL5 in the SIUMCR for CAN */
282 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
283 #endif /* CONFIG_CAN_DRIVER */
284
285 /*-----------------------------------------------------------------------
286 * TBSCR - Time Base Status and Control 11-26
287 *-----------------------------------------------------------------------
288 * Clear Reference Interrupt Status, Timebase freezing enabled
289 */
290 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
291
292 /*-----------------------------------------------------------------------
293 * PISCR - Periodic Interrupt Status and Control 11-31
294 *-----------------------------------------------------------------------
295 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
296 */
297 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
298
299 /*-----------------------------------------------------------------------
300 * SCCR - System Clock and reset Control Register 15-27
301 *-----------------------------------------------------------------------
302 * Set clock output, timebase and RTC source and divider,
303 * power management and some other internal clocks
304 */
305 #define SCCR_MASK SCCR_EBDF11
306 #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
307 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
308 SCCR_DFALCD00)
309
310 /*-----------------------------------------------------------------------
311 * PCMCIA stuff
312 *-----------------------------------------------------------------------
313 *
314 */
315 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
316 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
317 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
318 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
319 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
320 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
321 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
322 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
323
324 /*-----------------------------------------------------------------------
325 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
326 *-----------------------------------------------------------------------
327 */
328
329 #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
330 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
331
332 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
333 #undef CONFIG_IDE_LED /* LED for ide not supported */
334 #undef CONFIG_IDE_RESET /* reset for ide not supported */
335
336 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
337 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
338
339 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
340
341 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
342
343 /* Offset for data I/O */
344 #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
345
346 /* Offset for normal register accesses */
347 #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
348
349 /* Offset for alternate registers */
350 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
351
352 /*-----------------------------------------------------------------------
353 *
354 *-----------------------------------------------------------------------
355 *
356 */
357 #define CONFIG_SYS_DER 0
358
359 /*
360 * Init Memory Controller:
361 *
362 * BR0/1 and OR0/1 (FLASH)
363 */
364
365 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
366 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
367
368 /* used to re-map FLASH both when starting from SRAM or FLASH:
369 * restrict access enough to keep SRAM working (if any)
370 * but not too much to meddle with FLASH accesses
371 */
372 #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
373 #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
374
375 /*
376 * FLASH timing: Default value of OR0 after reset
377 */
378 #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
379 OR_SCY_15_CLK | OR_TRLX)
380
381 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
382 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
383 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
384
385 #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
386 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
387 #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
388
389 /*
390 * BR2/3 and OR2/3 (SDRAM)
391 *
392 */
393 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
394 #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
395 #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
396
397 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
398 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
399
400 #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
401 #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
402
403 #ifndef CONFIG_CAN_DRIVER
404 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
405 #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
406 #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
407 #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
408 #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
409 #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
410 #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
411 BR_PS_8 | BR_MS_UPMB | BR_V )
412 #endif /* CONFIG_CAN_DRIVER */
413
414 /*
415 * 4096 Rows from SDRAM example configuration
416 * 1000 factor s -> ms
417 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
418 * 4 Number of refresh cycles per period
419 * 64 Refresh cycle in ms per number of rows
420 */
421 #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
422
423 /*
424 * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
425 *
426 * CPUclock(MHz) * 31.2
427 * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0
428 * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
429 *
430 * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us
431 * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us
432 * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us
433 * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us
434 *
435 * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
436 * be met also in the default configuration, i.e. if environment variable
437 * 'cpuclk' is not set.
438 */
439 #define CONFIG_SYS_MAMR_PTA 97
440
441 /*
442 * Memory Periodic Timer Prescaler Register (MPTPR) values.
443 */
444 /* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
445 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16
446 /* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
447 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8
448
449 /*
450 * MAMR settings for SDRAM
451 */
452
453 /* 8 column SDRAM */
454 #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
455 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
456 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
457 /* 9 column SDRAM */
458 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
459 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
460 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
461 /* 10 column SDRAM */
462 #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
463 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
464 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
465
466 #define CONFIG_SCC1_ENET
467 #define CONFIG_FEC_ENET
468 #define CONFIG_ETHPRIME "SCC"
469
470 #define CONFIG_HWCONFIG 1
471
472 #endif /* __CONFIG_H */