]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/TQM866M.h
baa65c0decf4ea5a26676668a8d11c6e404210d4
[people/ms/u-boot.git] / include / configs / TQM866M.h
1 /*
2 * (C) Copyright 2000-2014
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 /*
9 * board/config.h - configuration options, board specific
10 */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 /*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20 #define CONFIG_MPC866 1 /* This is a MPC866 CPU */
21 #define CONFIG_TQM866M 1 /* ...on a TQM8xxM module */
22
23 #define CONFIG_SYS_TEXT_BASE 0x40000000
24
25 #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
26 #define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
27 #define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
28 #define CONFIG_8xx_CPUCLK_DEFAULT 50000000 /* 50 MHz - CPU default clock */
29 /* (it will be used if there is no */
30 /* 'cpuclk' variable with valid value) */
31
32 #undef CONFIG_SYS_MEASURE_CPUCLK /* Measure real cpu clock */
33 /* (function measure_gclk() */
34 /* will be called) */
35 #ifdef CONFIG_SYS_MEASURE_CPUCLK
36 #define CONFIG_SYS_8XX_XIN 10000000 /* measure_gclk() needs this */
37 #endif
38
39 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
40 #define CONFIG_SYS_SMC_RXBUFLEN 128
41 #define CONFIG_SYS_MAXIDLE 10
42
43 #define CONFIG_BOOTCOUNT_LIMIT
44
45
46 #define CONFIG_BOARD_TYPES 1 /* support board types */
47
48 #define CONFIG_PREBOOT "echo;" \
49 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
50 "echo"
51
52 #undef CONFIG_BOOTARGS
53
54 #define CONFIG_EXTRA_ENV_SETTINGS \
55 "netdev=eth0\0" \
56 "nfsargs=setenv bootargs root=/dev/nfs rw " \
57 "nfsroot=${serverip}:${rootpath}\0" \
58 "ramargs=setenv bootargs root=/dev/ram rw\0" \
59 "addip=setenv bootargs ${bootargs} " \
60 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
61 ":${hostname}:${netdev}:off panic=1\0" \
62 "flash_nfs=run nfsargs addip;" \
63 "bootm ${kernel_addr}\0" \
64 "flash_self=run ramargs addip;" \
65 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
66 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
67 "rootpath=/opt/eldk/ppc_8xx\0" \
68 "hostname=TQM866M\0" \
69 "bootfile=TQM866M/uImage\0" \
70 "fdt_addr=400C0000\0" \
71 "kernel_addr=40100000\0" \
72 "ramdisk_addr=40280000\0" \
73 "u-boot=TQM866M/u-image.bin\0" \
74 "load=tftp 200000 ${u-boot}\0" \
75 "update=prot off 40000000 +${filesize};" \
76 "era 40000000 +${filesize};" \
77 "cp.b 200000 40000000 ${filesize};" \
78 "sete filesize;save\0" \
79 ""
80 #define CONFIG_BOOTCOMMAND "run flash_self"
81
82 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
83 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
84
85 #undef CONFIG_WATCHDOG /* watchdog disabled */
86
87 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
88
89 /* enable I2C and select the hardware/software driver */
90 #define CONFIG_SYS_I2C
91 #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
92 #define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
93 #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
94
95 /*
96 * Software (bit-bang) I2C driver configuration
97 */
98 #define PB_SCL 0x00000020 /* PB 26 */
99 #define PB_SDA 0x00000010 /* PB 27 */
100
101 #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
102 #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
103 #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
104 #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
105 #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
106 else immr->im_cpm.cp_pbdat &= ~PB_SDA
107 #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
108 else immr->im_cpm.cp_pbdat &= ~PB_SCL
109 #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
110
111 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C256 */
112 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
113 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
114 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
115
116 /*
117 * BOOTP options
118 */
119 #define CONFIG_BOOTP_SUBNETMASK
120 #define CONFIG_BOOTP_GATEWAY
121 #define CONFIG_BOOTP_HOSTNAME
122 #define CONFIG_BOOTP_BOOTPATH
123 #define CONFIG_BOOTP_BOOTFILESIZE
124
125 #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
126
127 #define CONFIG_TIMESTAMP /* but print image timestmps */
128
129 /*
130 * Command line configuration.
131 */
132 #define CONFIG_CMD_JFFS2
133
134 #define CONFIG_NETCONSOLE
135
136 /*
137 * Miscellaneous configurable options
138 */
139 #define CONFIG_SYS_LONGHELP /* undef to save memory */
140
141 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
142
143 #if defined(CONFIG_CMD_KGDB)
144 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
145 #else
146 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
147 #endif
148 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
149 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
150 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
151
152 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
153 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
154
155 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
156
157 /*
158 * Low Level Configuration Settings
159 * (address mappings, register initial values, etc.)
160 * You should know what you are doing if you make changes here.
161 */
162 /*-----------------------------------------------------------------------
163 * Internal Memory Mapped Register
164 */
165 #define CONFIG_SYS_IMMR 0xFFF00000
166
167 /*-----------------------------------------------------------------------
168 * Definitions for initial stack pointer and data area (in DPRAM)
169 */
170 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
171 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
172 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
173 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
174
175 /*-----------------------------------------------------------------------
176 * Start addresses for the final memory configuration
177 * (Set up by the startup code)
178 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
179 */
180 #define CONFIG_SYS_SDRAM_BASE 0x00000000
181 #define CONFIG_SYS_FLASH_BASE 0x40000000
182 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
183 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
184 #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
185
186 /*
187 * For booting Linux, the board info and command line data
188 * have to be in the first 8 MB of memory, since this is
189 * the maximum mapped by the Linux kernel during initialization.
190 */
191 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
192
193 /*-----------------------------------------------------------------------
194 * FLASH organization
195 */
196 /* use CFI flash driver */
197 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
198 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
199 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
200 #define CONFIG_SYS_FLASH_EMPTY_INFO
201 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
202 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
203 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
204
205 #define CONFIG_ENV_IS_IN_FLASH 1
206 #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
207 #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
208 #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
209
210 /* Address and size of Redundant Environment Sector */
211 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
212 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
213
214 #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
215
216 #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
217
218 /*-----------------------------------------------------------------------
219 * Dynamic MTD partition support
220 */
221 #define CONFIG_CMD_MTDPARTS
222 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
223 #define CONFIG_FLASH_CFI_MTD
224 #define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
225
226 #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
227 "128k(dtb)," \
228 "1920k(kernel)," \
229 "5632(rootfs)," \
230 "4m(data)"
231
232 /*-----------------------------------------------------------------------
233 * Hardware Information Block
234 */
235 #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
236 #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
237 #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
238
239 /*-----------------------------------------------------------------------
240 * Cache Configuration
241 */
242 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
243 #if defined(CONFIG_CMD_KGDB)
244 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
245 #endif
246
247 /*-----------------------------------------------------------------------
248 * SYPCR - System Protection Control 11-9
249 * SYPCR can only be written once after reset!
250 *-----------------------------------------------------------------------
251 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
252 */
253 #if defined(CONFIG_WATCHDOG)
254 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
255 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
256 #else
257 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
258 #endif
259
260 /*-----------------------------------------------------------------------
261 * SIUMCR - SIU Module Configuration 11-6
262 *-----------------------------------------------------------------------
263 * PCMCIA config., multi-function pin tri-state
264 */
265 #ifndef CONFIG_CAN_DRIVER
266 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
267 #else /* we must activate GPL5 in the SIUMCR for CAN */
268 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
269 #endif /* CONFIG_CAN_DRIVER */
270
271 /*-----------------------------------------------------------------------
272 * TBSCR - Time Base Status and Control 11-26
273 *-----------------------------------------------------------------------
274 * Clear Reference Interrupt Status, Timebase freezing enabled
275 */
276 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
277
278 /*-----------------------------------------------------------------------
279 * PISCR - Periodic Interrupt Status and Control 11-31
280 *-----------------------------------------------------------------------
281 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
282 */
283 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
284
285 /*-----------------------------------------------------------------------
286 * SCCR - System Clock and reset Control Register 15-27
287 *-----------------------------------------------------------------------
288 * Set clock output, timebase and RTC source and divider,
289 * power management and some other internal clocks
290 */
291 #define SCCR_MASK SCCR_EBDF11
292 #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
293 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
294 SCCR_DFALCD00)
295
296 /*-----------------------------------------------------------------------
297 * PCMCIA stuff
298 *-----------------------------------------------------------------------
299 *
300 */
301 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
302 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
303 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
304 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
305 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
306 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
307 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
308 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
309
310 /*-----------------------------------------------------------------------
311 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
312 *-----------------------------------------------------------------------
313 */
314
315 #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
316 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
317
318 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
319 #undef CONFIG_IDE_LED /* LED for ide not supported */
320 #undef CONFIG_IDE_RESET /* reset for ide not supported */
321
322 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
323 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
324
325 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
326
327 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
328
329 /* Offset for data I/O */
330 #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
331
332 /* Offset for normal register accesses */
333 #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
334
335 /* Offset for alternate registers */
336 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
337
338 /*-----------------------------------------------------------------------
339 *
340 *-----------------------------------------------------------------------
341 *
342 */
343 #define CONFIG_SYS_DER 0
344
345 /*
346 * Init Memory Controller:
347 *
348 * BR0/1 and OR0/1 (FLASH)
349 */
350
351 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
352 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
353
354 /* used to re-map FLASH both when starting from SRAM or FLASH:
355 * restrict access enough to keep SRAM working (if any)
356 * but not too much to meddle with FLASH accesses
357 */
358 #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
359 #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
360
361 /*
362 * FLASH timing: Default value of OR0 after reset
363 */
364 #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
365 OR_SCY_15_CLK | OR_TRLX)
366
367 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
368 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
369 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
370
371 #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
372 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
373 #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
374
375 /*
376 * BR2/3 and OR2/3 (SDRAM)
377 *
378 */
379 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
380 #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
381 #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
382
383 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
384 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
385
386 #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
387 #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
388
389 #ifndef CONFIG_CAN_DRIVER
390 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
391 #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
392 #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
393 #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
394 #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
395 #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
396 #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
397 BR_PS_8 | BR_MS_UPMB | BR_V )
398 #endif /* CONFIG_CAN_DRIVER */
399
400 /*
401 * 4096 Rows from SDRAM example configuration
402 * 1000 factor s -> ms
403 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
404 * 4 Number of refresh cycles per period
405 * 64 Refresh cycle in ms per number of rows
406 */
407 #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
408
409 /*
410 * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
411 *
412 * CPUclock(MHz) * 31.2
413 * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0
414 * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
415 *
416 * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us
417 * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us
418 * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us
419 * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us
420 *
421 * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
422 * be met also in the default configuration, i.e. if environment variable
423 * 'cpuclk' is not set.
424 */
425 #define CONFIG_SYS_MAMR_PTA 97
426
427 /*
428 * Memory Periodic Timer Prescaler Register (MPTPR) values.
429 */
430 /* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
431 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16
432 /* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
433 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8
434
435 /*
436 * MAMR settings for SDRAM
437 */
438
439 /* 8 column SDRAM */
440 #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
441 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
442 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
443 /* 9 column SDRAM */
444 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
445 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
446 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
447 /* 10 column SDRAM */
448 #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
449 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
450 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
451
452 #define CONFIG_SCC1_ENET
453 #define CONFIG_FEC_ENET
454 #define CONFIG_ETHPRIME "SCC"
455
456 #define CONFIG_HWCONFIG 1
457
458 #endif /* __CONFIG_H */