]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/TQM866M.h
net: designware: Make driver independent from DM_GPIO again
[people/ms/u-boot.git] / include / configs / TQM866M.h
1 /*
2 * (C) Copyright 2000-2014
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8 /*
9 * board/config.h - configuration options, board specific
10 */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 /*
16 * High Level Configuration Options
17 * (easy to change)
18 */
19
20 #define CONFIG_MPC866 1 /* This is a MPC866 CPU */
21 #define CONFIG_TQM866M 1 /* ...on a TQM8xxM module */
22 #define CONFIG_DISPLAY_BOARDINFO
23
24 #define CONFIG_SYS_TEXT_BASE 0x40000000
25
26 #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
27 #define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
28 #define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
29 #define CONFIG_8xx_CPUCLK_DEFAULT 50000000 /* 50 MHz - CPU default clock */
30 /* (it will be used if there is no */
31 /* 'cpuclk' variable with valid value) */
32
33 #undef CONFIG_SYS_MEASURE_CPUCLK /* Measure real cpu clock */
34 /* (function measure_gclk() */
35 /* will be called) */
36 #ifdef CONFIG_SYS_MEASURE_CPUCLK
37 #define CONFIG_SYS_8XX_XIN 10000000 /* measure_gclk() needs this */
38 #endif
39
40 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
41 #define CONFIG_SYS_SMC_RXBUFLEN 128
42 #define CONFIG_SYS_MAXIDLE 10
43 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
44
45 #define CONFIG_BOOTCOUNT_LIMIT
46
47
48 #define CONFIG_BOARD_TYPES 1 /* support board types */
49
50 #define CONFIG_PREBOOT "echo;" \
51 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
52 "echo"
53
54 #undef CONFIG_BOOTARGS
55
56 #define CONFIG_EXTRA_ENV_SETTINGS \
57 "netdev=eth0\0" \
58 "nfsargs=setenv bootargs root=/dev/nfs rw " \
59 "nfsroot=${serverip}:${rootpath}\0" \
60 "ramargs=setenv bootargs root=/dev/ram rw\0" \
61 "addip=setenv bootargs ${bootargs} " \
62 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
63 ":${hostname}:${netdev}:off panic=1\0" \
64 "flash_nfs=run nfsargs addip;" \
65 "bootm ${kernel_addr}\0" \
66 "flash_self=run ramargs addip;" \
67 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
68 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
69 "rootpath=/opt/eldk/ppc_8xx\0" \
70 "hostname=TQM866M\0" \
71 "bootfile=TQM866M/uImage\0" \
72 "fdt_addr=400C0000\0" \
73 "kernel_addr=40100000\0" \
74 "ramdisk_addr=40280000\0" \
75 "u-boot=TQM866M/u-image.bin\0" \
76 "load=tftp 200000 ${u-boot}\0" \
77 "update=prot off 40000000 +${filesize};" \
78 "era 40000000 +${filesize};" \
79 "cp.b 200000 40000000 ${filesize};" \
80 "sete filesize;save\0" \
81 ""
82 #define CONFIG_BOOTCOMMAND "run flash_self"
83
84 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
85 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
86
87 #undef CONFIG_WATCHDOG /* watchdog disabled */
88
89 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
90
91 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
92
93 /* enable I2C and select the hardware/software driver */
94 #define CONFIG_SYS_I2C
95 #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
96 #define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
97 #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
98
99 /*
100 * Software (bit-bang) I2C driver configuration
101 */
102 #define PB_SCL 0x00000020 /* PB 26 */
103 #define PB_SDA 0x00000010 /* PB 27 */
104
105 #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
106 #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
107 #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
108 #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
109 #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
110 else immr->im_cpm.cp_pbdat &= ~PB_SDA
111 #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
112 else immr->im_cpm.cp_pbdat &= ~PB_SCL
113 #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
114
115 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C256 */
116 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
117 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
118 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
119
120 /*
121 * BOOTP options
122 */
123 #define CONFIG_BOOTP_SUBNETMASK
124 #define CONFIG_BOOTP_GATEWAY
125 #define CONFIG_BOOTP_HOSTNAME
126 #define CONFIG_BOOTP_BOOTPATH
127 #define CONFIG_BOOTP_BOOTFILESIZE
128
129 #define CONFIG_MAC_PARTITION
130 #define CONFIG_DOS_PARTITION
131
132 #undef CONFIG_RTC_MPC8xx /* MPC866 does not support RTC */
133
134 #define CONFIG_TIMESTAMP /* but print image timestmps */
135
136 /*
137 * Command line configuration.
138 */
139 #define CONFIG_CMD_EEPROM
140 #define CONFIG_CMD_IDE
141 #define CONFIG_CMD_JFFS2
142
143 #define CONFIG_NETCONSOLE
144
145 /*
146 * Miscellaneous configurable options
147 */
148 #define CONFIG_SYS_LONGHELP /* undef to save memory */
149
150 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
151
152 #if defined(CONFIG_CMD_KGDB)
153 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
154 #else
155 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
156 #endif
157 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
158 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
159 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
160
161 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
162 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
163
164 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
165
166 /*
167 * Low Level Configuration Settings
168 * (address mappings, register initial values, etc.)
169 * You should know what you are doing if you make changes here.
170 */
171 /*-----------------------------------------------------------------------
172 * Internal Memory Mapped Register
173 */
174 #define CONFIG_SYS_IMMR 0xFFF00000
175
176 /*-----------------------------------------------------------------------
177 * Definitions for initial stack pointer and data area (in DPRAM)
178 */
179 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
180 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
181 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
182 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
183
184 /*-----------------------------------------------------------------------
185 * Start addresses for the final memory configuration
186 * (Set up by the startup code)
187 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
188 */
189 #define CONFIG_SYS_SDRAM_BASE 0x00000000
190 #define CONFIG_SYS_FLASH_BASE 0x40000000
191 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
192 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
193 #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc() */
194
195 /*
196 * For booting Linux, the board info and command line data
197 * have to be in the first 8 MB of memory, since this is
198 * the maximum mapped by the Linux kernel during initialization.
199 */
200 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
201
202 /*-----------------------------------------------------------------------
203 * FLASH organization
204 */
205 /* use CFI flash driver */
206 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
207 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
208 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
209 #define CONFIG_SYS_FLASH_EMPTY_INFO
210 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
211 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
212 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
213
214 #define CONFIG_ENV_IS_IN_FLASH 1
215 #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
216 #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment Sector */
217 #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
218
219 /* Address and size of Redundant Environment Sector */
220 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
221 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
222
223 #define CONFIG_SYS_USE_PPCENV /* Environment embedded in sect .ppcenv */
224
225 #define CONFIG_MISC_INIT_R /* Make sure to remap flashes correctly */
226
227 /*-----------------------------------------------------------------------
228 * Dynamic MTD partition support
229 */
230 #define CONFIG_CMD_MTDPARTS
231 #define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
232 #define CONFIG_FLASH_CFI_MTD
233 #define MTDIDS_DEFAULT "nor0=TQM8xxM-0"
234
235 #define MTDPARTS_DEFAULT "mtdparts=TQM8xxM-0:512k(u-boot)," \
236 "128k(dtb)," \
237 "1920k(kernel)," \
238 "5632(rootfs)," \
239 "4m(data)"
240
241 /*-----------------------------------------------------------------------
242 * Hardware Information Block
243 */
244 #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
245 #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
246 #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
247
248 /*-----------------------------------------------------------------------
249 * Cache Configuration
250 */
251 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
252 #if defined(CONFIG_CMD_KGDB)
253 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
254 #endif
255
256 /*-----------------------------------------------------------------------
257 * SYPCR - System Protection Control 11-9
258 * SYPCR can only be written once after reset!
259 *-----------------------------------------------------------------------
260 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
261 */
262 #if defined(CONFIG_WATCHDOG)
263 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
264 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
265 #else
266 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
267 #endif
268
269 /*-----------------------------------------------------------------------
270 * SIUMCR - SIU Module Configuration 11-6
271 *-----------------------------------------------------------------------
272 * PCMCIA config., multi-function pin tri-state
273 */
274 #ifndef CONFIG_CAN_DRIVER
275 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
276 #else /* we must activate GPL5 in the SIUMCR for CAN */
277 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
278 #endif /* CONFIG_CAN_DRIVER */
279
280 /*-----------------------------------------------------------------------
281 * TBSCR - Time Base Status and Control 11-26
282 *-----------------------------------------------------------------------
283 * Clear Reference Interrupt Status, Timebase freezing enabled
284 */
285 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
286
287 /*-----------------------------------------------------------------------
288 * PISCR - Periodic Interrupt Status and Control 11-31
289 *-----------------------------------------------------------------------
290 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
291 */
292 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
293
294 /*-----------------------------------------------------------------------
295 * SCCR - System Clock and reset Control Register 15-27
296 *-----------------------------------------------------------------------
297 * Set clock output, timebase and RTC source and divider,
298 * power management and some other internal clocks
299 */
300 #define SCCR_MASK SCCR_EBDF11
301 #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
302 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
303 SCCR_DFALCD00)
304
305 /*-----------------------------------------------------------------------
306 * PCMCIA stuff
307 *-----------------------------------------------------------------------
308 *
309 */
310 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
311 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
312 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
313 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
314 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
315 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
316 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
317 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
318
319 /*-----------------------------------------------------------------------
320 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
321 *-----------------------------------------------------------------------
322 */
323
324 #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
325 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
326
327 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
328 #undef CONFIG_IDE_LED /* LED for ide not supported */
329 #undef CONFIG_IDE_RESET /* reset for ide not supported */
330
331 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
332 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
333
334 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
335
336 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
337
338 /* Offset for data I/O */
339 #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
340
341 /* Offset for normal register accesses */
342 #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
343
344 /* Offset for alternate registers */
345 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
346
347 /*-----------------------------------------------------------------------
348 *
349 *-----------------------------------------------------------------------
350 *
351 */
352 #define CONFIG_SYS_DER 0
353
354 /*
355 * Init Memory Controller:
356 *
357 * BR0/1 and OR0/1 (FLASH)
358 */
359
360 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
361 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
362
363 /* used to re-map FLASH both when starting from SRAM or FLASH:
364 * restrict access enough to keep SRAM working (if any)
365 * but not too much to meddle with FLASH accesses
366 */
367 #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
368 #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
369
370 /*
371 * FLASH timing: Default value of OR0 after reset
372 */
373 #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
374 OR_SCY_15_CLK | OR_TRLX)
375
376 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
377 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
378 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
379
380 #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
381 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
382 #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
383
384 /*
385 * BR2/3 and OR2/3 (SDRAM)
386 *
387 */
388 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
389 #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
390 #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
391
392 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
393 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
394
395 #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
396 #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
397
398 #ifndef CONFIG_CAN_DRIVER
399 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
400 #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
401 #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
402 #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
403 #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
404 #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
405 #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
406 BR_PS_8 | BR_MS_UPMB | BR_V )
407 #endif /* CONFIG_CAN_DRIVER */
408
409 /*
410 * 4096 Rows from SDRAM example configuration
411 * 1000 factor s -> ms
412 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
413 * 4 Number of refresh cycles per period
414 * 64 Refresh cycle in ms per number of rows
415 */
416 #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
417
418 /*
419 * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
420 *
421 * CPUclock(MHz) * 31.2
422 * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0
423 * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
424 *
425 * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us
426 * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us
427 * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us
428 * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us
429 *
430 * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
431 * be met also in the default configuration, i.e. if environment variable
432 * 'cpuclk' is not set.
433 */
434 #define CONFIG_SYS_MAMR_PTA 97
435
436 /*
437 * Memory Periodic Timer Prescaler Register (MPTPR) values.
438 */
439 /* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
440 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16
441 /* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
442 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8
443
444 /*
445 * MAMR settings for SDRAM
446 */
447
448 /* 8 column SDRAM */
449 #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
450 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
451 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
452 /* 9 column SDRAM */
453 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
454 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
455 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
456 /* 10 column SDRAM */
457 #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
458 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
459 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
460
461 #define CONFIG_SCC1_ENET
462 #define CONFIG_FEC_ENET
463 #define CONFIG_ETHPRIME "SCC"
464
465 #define CONFIG_HWCONFIG 1
466
467 #endif /* __CONFIG_H */