]> git.ipfire.org Git - people/ms/u-boot.git/blob - include/configs/TQM885D.h
98cec3d8c94bbf911c574076249ef84000300202
[people/ms/u-boot.git] / include / configs / TQM885D.h
1 /*
2 * (C) Copyright 2000-2014
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2006
6 * Martin Krause, TQ-Systems GmBH, martin.krause@tqs.de
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
11 /*
12 * board/config.h - configuration options, board specific
13 */
14
15 #ifndef __CONFIG_H
16 #define __CONFIG_H
17
18 /*
19 * High Level Configuration Options
20 * (easy to change)
21 */
22
23 #define CONFIG_MPC885 1 /* This is a MPC885 CPU */
24 #define CONFIG_TQM885D 1 /* ...on a TQM88D module */
25
26 #define CONFIG_SYS_TEXT_BASE 0x40000000
27
28 #define CONFIG_8xx_OSCLK 10000000 /* 10 MHz - PLL input clock */
29 #define CONFIG_SYS_8xx_CPUCLK_MIN 15000000 /* 15 MHz - CPU minimum clock */
30 #define CONFIG_SYS_8xx_CPUCLK_MAX 133000000 /* 133 MHz - CPU maximum clock */
31 #define CONFIG_8xx_CPUCLK_DEFAULT 66000000 /* 66 MHz - CPU default clock */
32 /* (it will be used if there is no */
33 /* 'cpuclk' variable with valid value) */
34
35 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
36 #define CONFIG_SYS_SMC_RXBUFLEN 128
37 #define CONFIG_SYS_MAXIDLE 10
38
39 #define CONFIG_BOOTCOUNT_LIMIT
40
41
42 #define CONFIG_BOARD_TYPES 1 /* support board types */
43
44 #define CONFIG_PREBOOT "echo;" \
45 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
46 "echo"
47
48 #undef CONFIG_BOOTARGS
49
50 #define CONFIG_EXTRA_ENV_SETTINGS \
51 "netdev=eth0\0" \
52 "nfsargs=setenv bootargs root=/dev/nfs rw " \
53 "nfsroot=${serverip}:${rootpath}\0" \
54 "ramargs=setenv bootargs root=/dev/ram rw\0" \
55 "addip=setenv bootargs ${bootargs} " \
56 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
57 ":${hostname}:${netdev}:off panic=1\0" \
58 "flash_nfs=run nfsargs addip;" \
59 "bootm ${kernel_addr}\0" \
60 "flash_self=run ramargs addip;" \
61 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
62 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
63 "rootpath=/opt/eldk/ppc_8xx\0" \
64 "bootfile=/tftpboot/TQM885D/uImage\0" \
65 "fdt_addr=400C0000\0" \
66 "kernel_addr=40100000\0" \
67 "ramdisk_addr=40280000\0" \
68 "load=tftp 200000 ${u-boot}\0" \
69 "update=protect off 40000000 +${filesize};" \
70 "erase 40000000 +${filesize};" \
71 "cp.b 200000 40000000 ${filesize};" \
72 "protect on 40000000 +${filesize}\0" \
73 ""
74 #define CONFIG_BOOTCOMMAND "run flash_self"
75
76 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
77 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
78
79 #undef CONFIG_WATCHDOG /* watchdog disabled */
80
81 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
82
83 /* enable I2C and select the hardware/software driver */
84 #define CONFIG_SYS_I2C
85 #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
86 #define CONFIG_SYS_I2C_SOFT_SPEED 93000 /* 93 kHz is supposed to work */
87 #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
88 /*
89 * Software (bit-bang) I2C driver configuration
90 */
91 #define PB_SCL 0x00000020 /* PB 26 */
92 #define PB_SDA 0x00000010 /* PB 27 */
93
94 #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
95 #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
96 #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
97 #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
98 #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
99 else immr->im_cpm.cp_pbdat &= ~PB_SDA
100 #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
101 else immr->im_cpm.cp_pbdat &= ~PB_SCL
102 #define I2C_DELAY udelay(2) /* 1/4 I2C clock duration */
103
104 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM AT24C?? */
105 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* two byte address */
106 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
107 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
108
109 # define CONFIG_RTC_DS1337 1
110 # define CONFIG_SYS_I2C_RTC_ADDR 0x68
111
112 /*
113 * BOOTP options
114 */
115 #define CONFIG_BOOTP_SUBNETMASK
116 #define CONFIG_BOOTP_GATEWAY
117 #define CONFIG_BOOTP_HOSTNAME
118 #define CONFIG_BOOTP_BOOTPATH
119 #define CONFIG_BOOTP_BOOTFILESIZE
120
121 #undef CONFIG_RTC_MPC8xx /* MPC885 does not support RTC */
122
123 #define CONFIG_TIMESTAMP /* but print image timestmps */
124
125 /*
126 * Command line configuration.
127 */
128 #define CONFIG_CMD_DATE
129 #define CONFIG_CMD_EEPROM
130 #define CONFIG_CMD_IDE
131
132 /*
133 * Miscellaneous configurable options
134 */
135 #define CONFIG_SYS_LONGHELP /* undef to save memory */
136
137 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
138
139 #if defined(CONFIG_CMD_KGDB)
140 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
141 #else
142 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
143 #endif
144 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
145 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
146 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
147
148 #define CONFIG_SYS_MEMTEST_START 0x0100000 /* memtest works on */
149 #define CONFIG_SYS_MEMTEST_END 0x0300000 /* 1 ... 3 MB in DRAM */
150 #define CONFIG_SYS_ALT_MEMTEST /* alternate, more extensive
151 memory test.*/
152
153 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
154
155 /*
156 * Low Level Configuration Settings
157 * (address mappings, register initial values, etc.)
158 * You should know what you are doing if you make changes here.
159 */
160 /*-----------------------------------------------------------------------
161 * Internal Memory Mapped Register
162 */
163 #define CONFIG_SYS_IMMR 0xFFF00000
164
165 /*-----------------------------------------------------------------------
166 * Definitions for initial stack pointer and data area (in DPRAM)
167 */
168 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
169 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
170 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
171 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
172
173 /*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
176 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
177 */
178 #define CONFIG_SYS_SDRAM_BASE 0x00000000
179 #define CONFIG_SYS_FLASH_BASE 0x40000000
180 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
181 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
182 #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 128 kB for malloc() */
183
184 /*
185 * For booting Linux, the board info and command line data
186 * have to be in the first 8 MB of memory, since this is
187 * the maximum mapped by the Linux kernel during initialization.
188 */
189 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
190
191 /*-----------------------------------------------------------------------
192 * FLASH organization
193 */
194
195 /* use CFI flash driver */
196 #define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
197 #define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
198 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
199 #define CONFIG_SYS_FLASH_EMPTY_INFO
200 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
201 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
202 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max number of sectors on one chip */
203
204 #define CONFIG_ENV_IS_IN_FLASH 1
205 #define CONFIG_ENV_OFFSET 0x40000 /* Offset of Environment Sector */
206 #define CONFIG_ENV_SIZE 0x08000 /* Total Size of Environment */
207 #define CONFIG_ENV_SECT_SIZE 0x40000 /* Total Size of Environment Sector */
208
209 /* Address and size of Redundant Environment Sector */
210 #define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET+CONFIG_ENV_SECT_SIZE)
211 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
212
213 /*-----------------------------------------------------------------------
214 * Hardware Information Block
215 */
216 #define CONFIG_SYS_HWINFO_OFFSET 0x0003FFC0 /* offset of HW Info block */
217 #define CONFIG_SYS_HWINFO_SIZE 0x00000040 /* size of HW Info block */
218 #define CONFIG_SYS_HWINFO_MAGIC 0x54514D38 /* 'TQM8' */
219
220 /*-----------------------------------------------------------------------
221 * Cache Configuration
222 */
223 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
224 #if defined(CONFIG_CMD_KGDB)
225 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
226 #endif
227
228 /*-----------------------------------------------------------------------
229 * SYPCR - System Protection Control 11-9
230 * SYPCR can only be written once after reset!
231 *-----------------------------------------------------------------------
232 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
233 */
234 #if defined(CONFIG_WATCHDOG)
235 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
236 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
237 #else
238 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
239 #endif
240
241 /*-----------------------------------------------------------------------
242 * SIUMCR - SIU Module Configuration 11-6
243 *-----------------------------------------------------------------------
244 * PCMCIA config., multi-function pin tri-state
245 */
246 #ifndef CONFIG_CAN_DRIVER
247 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
248 #else /* we must activate GPL5 in the SIUMCR for CAN */
249 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01)
250 #endif /* CONFIG_CAN_DRIVER */
251
252 /*-----------------------------------------------------------------------
253 * TBSCR - Time Base Status and Control 11-26
254 *-----------------------------------------------------------------------
255 * Clear Reference Interrupt Status, Timebase freezing enabled
256 */
257 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
258
259 /*-----------------------------------------------------------------------
260 * PISCR - Periodic Interrupt Status and Control 11-31
261 *-----------------------------------------------------------------------
262 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
263 */
264 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
265
266 /*-----------------------------------------------------------------------
267 * SCCR - System Clock and reset Control Register 15-27
268 *-----------------------------------------------------------------------
269 * Set clock output, timebase and RTC source and divider,
270 * power management and some other internal clocks
271 */
272 #define SCCR_MASK SCCR_EBDF11
273 #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
274 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
275 SCCR_DFALCD00)
276
277 /*-----------------------------------------------------------------------
278 * PCMCIA stuff
279 *-----------------------------------------------------------------------
280 *
281 */
282 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
283 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
284 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
285 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
286 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
287 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
288 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
289 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
290
291 /*-----------------------------------------------------------------------
292 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
293 *-----------------------------------------------------------------------
294 */
295
296 #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
297 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
298
299 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
300 #undef CONFIG_IDE_LED /* LED for ide not supported */
301 #undef CONFIG_IDE_RESET /* reset for ide not supported */
302
303 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
304 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
305
306 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
307
308 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
309
310 /* Offset for data I/O */
311 #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
312
313 /* Offset for normal register accesses */
314 #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
315
316 /* Offset for alternate registers */
317 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
318
319 /*-----------------------------------------------------------------------
320 *
321 *-----------------------------------------------------------------------
322 *
323 */
324 #define CONFIG_SYS_DER 0
325
326 /*
327 * Init Memory Controller:
328 *
329 * BR0/1 and OR0/1 (FLASH)
330 */
331
332 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
333 #define FLASH_BASE1_PRELIM 0x60000000 /* FLASH bank #0 */
334
335 /* used to re-map FLASH both when starting from SRAM or FLASH:
336 * restrict access enough to keep SRAM working (if any)
337 * but not too much to meddle with FLASH accesses
338 */
339 #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
340 #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
341
342 /*
343 * FLASH timing: Default value of OR0 after reset
344 */
345 #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_ACS_MSK | OR_BI | \
346 OR_SCY_6_CLK | OR_TRLX)
347
348 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
349 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
350 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_V )
351
352 #define CONFIG_SYS_OR1_REMAP CONFIG_SYS_OR0_REMAP
353 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_OR0_PRELIM
354 #define CONFIG_SYS_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_V )
355
356 /*
357 * BR2/3 and OR2/3 (SDRAM)
358 *
359 */
360 #define SDRAM_BASE2_PRELIM 0x00000000 /* SDRAM bank #0 */
361 #define SDRAM_BASE3_PRELIM 0x20000000 /* SDRAM bank #1 */
362 #define SDRAM_MAX_SIZE (256 << 20) /* max 256 MB per bank */
363
364 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
365 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000A00
366
367 #define CONFIG_SYS_OR2_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
368 #define CONFIG_SYS_BR2_PRELIM ((SDRAM_BASE2_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
369
370 #ifndef CONFIG_CAN_DRIVER
371 #define CONFIG_SYS_OR3_PRELIM CONFIG_SYS_OR2_PRELIM
372 #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
373 #else /* CAN uses CS3#, so we can have only one SDRAM bank anyway */
374 #define CONFIG_SYS_CAN_BASE 0xC0000000 /* CAN mapped at 0xC0000000 */
375 #define CONFIG_SYS_CAN_OR_AM 0xFFFF8000 /* 32 kB address mask */
376 #define CONFIG_SYS_OR3_CAN (CONFIG_SYS_CAN_OR_AM | OR_G5LA | OR_BI)
377 #define CONFIG_SYS_BR3_CAN ((CONFIG_SYS_CAN_BASE & BR_BA_MSK) | \
378 BR_PS_8 | BR_MS_UPMB | BR_V )
379 #endif /* CONFIG_CAN_DRIVER */
380
381 /*
382 * 4096 Rows from SDRAM example configuration
383 * 1000 factor s -> ms
384 * 64 PTP (pre-divider from MPTPR) from SDRAM example configuration
385 * 4 Number of refresh cycles per period
386 * 64 Refresh cycle in ms per number of rows
387 */
388 #define CONFIG_SYS_PTA_PER_CLK ((4096 * 64 * 1000) / (4 * 64))
389
390 /*
391 * Periodic timer (MAMR[PTx]) for 4 * 7.8 us refresh (= 31.2 us per quad)
392 *
393 * CPUclock(MHz) * 31.2
394 * CONFIG_SYS_MAMR_PTA = ----------------------------------- with DFBRG = 0
395 * 2^(2*SCCR[DFBRG]) * MPTPR_PTP_DIV16
396 *
397 * CPU clock = 15 MHz: CONFIG_SYS_MAMR_PTA = 29 -> 4 * 7.73 us
398 * CPU clock = 50 MHz: CONFIG_SYS_MAMR_PTA = 97 -> 4 * 7.76 us
399 * CPU clock = 66 MHz: CONFIG_SYS_MAMR_PTA = 128 -> 4 * 7.75 us
400 * CPU clock = 133 MHz: CONFIG_SYS_MAMR_PTA = 255 -> 4 * 7.67 us
401 *
402 * Value 97 is for 4 * 7.8 us at 50 MHz. So the refresh cycle requirement will
403 * be met also in the default configuration, i.e. if environment variable
404 * 'cpuclk' is not set.
405 */
406 #define CONFIG_SYS_MAMR_PTA 128
407
408 /*
409 * Memory Periodic Timer Prescaler Register (MPTPR) values.
410 */
411 /* 4 * 7.8 us refresh (= 31.2 us per quad) at 50 MHz and PTA = 97 */
412 #define CONFIG_SYS_MPTPR_2BK_4K MPTPR_PTP_DIV16
413 /* 4 * 3.9 us refresh (= 15.6 us per quad) at 50 MHz and PTA = 97 */
414 #define CONFIG_SYS_MPTPR_2BK_8K MPTPR_PTP_DIV8
415
416 /*
417 * MAMR settings for SDRAM
418 */
419
420 /* 8 column SDRAM */
421 #define CONFIG_SYS_MAMR_8COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
422 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
423 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
424 /* 9 column SDRAM */
425 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
426 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
427 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
428 /* 10 column SDRAM */
429 #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
430 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A9 | \
431 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
432
433 /*
434 * Network configuration
435 */
436 #define CONFIG_SCC2_ENET /* enable ethernet on SCC2 */
437 #define CONFIG_FEC_ENET /* enable ethernet on FEC */
438 #define CONFIG_ETHER_ON_FEC1 /* ... for FEC1 */
439 #define CONFIG_ETHER_ON_FEC2 /* ... for FEC2 */
440
441 #if defined(CONFIG_CMD_MII)
442 #define CONFIG_SYS_DISCOVER_PHY
443 #define CONFIG_MII_INIT 1
444 #endif
445
446 #define CONFIG_NET_RETRY_COUNT 1 /* reduce max. timeout before
447 switching to another netwok (if the
448 tried network is unreachable) */
449
450 #define CONFIG_ETHPRIME "SCC"
451
452 #define CONFIG_HWCONFIG 1
453
454 #endif /* __CONFIG_H */